Built-in Self-Test for Inter-Layer Vias in Monolithic 3D ICs

被引:6
|
作者
Chaudhuri, Arjun [1 ]
Banerjee, Sanmitra [1 ]
Park, Heechun [2 ]
Ku, Bon Woong [2 ]
Chakrabarty, Krishnendu [1 ]
Lim, Sung-Kyu [2 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27706 USA
[2] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
10.1109/ets.2019.8791515
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D integration provides massive vertical integration through the use of nanoscale inter-layer vias (ILVs). However, high integration density and aggressive scaling of the inter-layer dielectric make ILVs especially prone to defects. We present a low-cost built-in self-test (BIST) method to detect opens, stuck-at faults (SAFs), and bridging faults (shorts) in ILVs. Two test patterns-all-1s and all-0s-are applied to the input side of a set of ILVs (e.g., making up a bus between two tiers). On the adjacent tier (the output side of the ILVs), the test responses are compacted to a 2-bit signature through space compaction. We prove that this compaction solution does not introduce any fault aliasing. Simulations results using HSPICE and M3D benchmark designs show that the proposed BIST method requires low area overhead and test time, but provides effective fault localization and the detectability of a wide range of resistive faults.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] IMPLEMENTING A BUILT-IN SELF-TEST PLA DESIGN
    TREUER, R
    FUJIWARA, H
    AGARWAL, VK
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 37 - 48
  • [42] BUILT-IN SELF-TEST OF THE INTEL 80386 MICROPROCESSOR
    GELSINGER, PP
    VLSI SYSTEMS DESIGN, 1986, 7 (12): : 54 - 55
  • [43] Improved built-in self-test of sequential circuits
    Jabbari, Hosna
    Muzio, Jon C.
    Sun, Lin
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 78 - 81
  • [44] INTEGRATION OF PARTIAL SCAN AND BUILT-IN SELF-TEST
    LIN, CJ
    ZORIAN, Y
    BHAWMIK, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 7 (1-2): : 125 - 137
  • [45] An effective built-in self-test for chargepump PLL
    Han, J
    Song, D
    Kim, H
    Kim, YY
    Kang, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (08): : 1731 - 1733
  • [46] Arithmetic built-in self-test for DSP cores
    Radecka, K
    Rajski, J
    Tyszer, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (11) : 1358 - 1369
  • [47] BUILT-IN SELF-TEST TRENDS IN MOTOROLA MICROPROCESSORS
    DANIELS, RG
    BRUCE, WC
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 64 - 71
  • [48] Efficient Built-In Self-Test algorithm for memory
    Wang, SJ
    Wei, CJ
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 66 - 70
  • [49] CELLULAR AUTOMATA CIRCUITS FOR BUILT-IN SELF-TEST
    HORTENSIUS, PD
    MCLEOD, RD
    PODAIMA, BW
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1990, 34 (2-3) : 389 - 405
  • [50] BUILT-IN CHECKING OF THE CORRECT SELF-TEST SIGNATURE
    MCANNEY, WH
    SAVIR, J
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) : 1142 - 1145