Accelerating Cogent Confabulation: an Exploration in the Architecture Design Space

被引:1
|
作者
Qiu, Qinru [1 ]
Burns, Daniel [2 ]
Moore, Michael [3 ]
Linderman, Richard [2 ]
Renz, Thomas [2 ]
Wu, Qing [1 ]
机构
[1] SUNY Binghamton, Dept Elect & Comp Engn, Binghamton, NY 13902 USA
[2] Air Force Res Lab, Griffiss AFB, NY 13441 USA
[3] IIT, Adv Engn & Sci, Griffiss AFB, NY 13441 USA
关键词
D O I
10.1109/IJCNN.2008.4633965
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Cogent confabulation is a computation model that mimics the Hebbian learning, information storage, inter-relation of symbolic concepts, and the recall operations of the brain. The model has been applied to cognitive processing of language, audio and visual signals. In this project, we focus on how to accelerate the computation which underlie confabulation based sentence completion through software and hardware optimization. On the software implementation side, appropriate data structures can improve the performance of the software by more than 5,000X. On the hardware implementation side, the cogent confabulation algorithm is an ideal candidate for parallel processing and its performance can be significantly improved with the help of application specific, massively parallel computing platforms. However, as the complexity and parallelism of the hardware increases, cost also increases. Architectures with different performance-cost tradeoffs are analyzed and compared. Our analysis shows that although increasing the number of processors or the size of memories per processor can increase performance, the hardware cost and performance improvements do not always exhibit a linear relation. Hardware configuration options must be carefully evaluated in order to achieve good cost performance tradeoffs.
引用
收藏
页码:1292 / 1300
页数:9
相关论文
共 50 条
  • [41] GA-EDA: Hybrid Design Space Exploration Engine for Multicore Architecture
    Waris, Hira
    Ahmad, Ayaz
    Qadri, Muhammad Yasir
    Raja, Gulistan
    Malik, Tahir Nadeem
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (10)
  • [42] Design Space Exploration for Deterministic Ethernet-based Architecture of Automotive Systems
    Joshi, Prachi
    Narasimhan, Vedahari G.
    Zeng, Haibo
    Shukla, Sandeep K.
    Lin, Chung-Wei
    Yu, Huafeng
    2016 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2016, : 53 - 61
  • [43] Appliance Identification Algorithm for a Non-Intrusive Home Energy Monitor Using Cogent Confabulation
    Park, Sung Wook
    Baker, Lee B.
    Franzon, Paul D.
    IEEE TRANSACTIONS ON SMART GRID, 2019, 10 (01) : 714 - 721
  • [44] A design space exploration framework for reduced bit-width instruction set architecture (rISA) design
    Halambi, A
    Shrivastava, A
    Biswas, P
    Dutt, N
    Nicolau, A
    ISSS'02: 15TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2002, : 120 - 125
  • [45] ZigZag: Enlarging Joint Architecture-Mapping Design Space Exploration for DNN Accelerators
    Mei, Linyan
    Houshmand, Pouya
    Jain, Vikram
    Giraldo, Sebastian
    Verhelst, Marian
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (08) : 1160 - 1174
  • [46] Algorithm and architecture-level design space exploration using hierarchical data flows
    Peixoto, HP
    Jacome, MF
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 1997, : 272 - 282
  • [47] Design Space Exploration for Efficient Resource Utilization in Coarse-Grained Reconfigurable Architecture
    Kim, Yoonjin
    Mahapatra, Rabi N.
    Choi, Kiyoung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (10) : 1471 - 1482
  • [48] Visualization of Computer Architecture Simulation Data for System-Level Design Space Exploration
    Taghavi, Toktam
    Thompson, Mark
    Pimentel, Andy D.
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 149 - 160
  • [49] A UML Profile for the Specification of System Architecture Variants Supporting Design Space Exploration and Optimization
    Wichmann, Alexander
    Maschotta, Ralph
    Bedini, Francesco
    Jaeger, Sven
    Zimmermann, Armin
    MODELSWARD: PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON MODEL-DRIVEN ENGINEERING AND SOFTWARE DEVELOPMENT, 2017, : 418 - 426
  • [50] Schedule-aware performance estimation of communication architecture for efficient design space exploration
    Kim, S
    Im, C
    Ha, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (05) : 539 - 552