Accelerating Cogent Confabulation: an Exploration in the Architecture Design Space

被引:1
|
作者
Qiu, Qinru [1 ]
Burns, Daniel [2 ]
Moore, Michael [3 ]
Linderman, Richard [2 ]
Renz, Thomas [2 ]
Wu, Qing [1 ]
机构
[1] SUNY Binghamton, Dept Elect & Comp Engn, Binghamton, NY 13902 USA
[2] Air Force Res Lab, Griffiss AFB, NY 13441 USA
[3] IIT, Adv Engn & Sci, Griffiss AFB, NY 13441 USA
关键词
D O I
10.1109/IJCNN.2008.4633965
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Cogent confabulation is a computation model that mimics the Hebbian learning, information storage, inter-relation of symbolic concepts, and the recall operations of the brain. The model has been applied to cognitive processing of language, audio and visual signals. In this project, we focus on how to accelerate the computation which underlie confabulation based sentence completion through software and hardware optimization. On the software implementation side, appropriate data structures can improve the performance of the software by more than 5,000X. On the hardware implementation side, the cogent confabulation algorithm is an ideal candidate for parallel processing and its performance can be significantly improved with the help of application specific, massively parallel computing platforms. However, as the complexity and parallelism of the hardware increases, cost also increases. Architectures with different performance-cost tradeoffs are analyzed and compared. Our analysis shows that although increasing the number of processors or the size of memories per processor can increase performance, the hardware cost and performance improvements do not always exhibit a linear relation. Hardware configuration options must be carefully evaluated in order to achieve good cost performance tradeoffs.
引用
收藏
页码:1292 / 1300
页数:9
相关论文
共 50 条
  • [21] Architecture Level Design Space Exploration Of Superscalar Processor For Multimedia Applications
    Maud, Abdur Rahman M.
    Masud, Shahid
    Ahmed, Rehan
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, 2009, 41 (04): : 21 - +
  • [22] An Empirical Architecture-Centric Approach to Microarchitectural Design Space Exploration
    Dubach, Christophe
    Jones, Timothy M.
    O'Boyle, Michael F. P.
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (10) : 1445 - 1458
  • [23] Microarchitectural design space exploration using an architecture-centric approach
    Dubach, Christophe
    Jones, Timothy M.
    O'Boyle, Michael F. P.
    MICRO-40: PROCEEDINGS OF THE 40TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2007, : 262 - 273
  • [24] A Design Space Exploration Framework for Memristor-Based Crossbar Architecture
    Barbareschi, Mario
    Bosio, Alberto
    O'Connor, Ian
    Fiser, Petr
    Traiola, Marcello
    2022 25TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2022, : 38 - 43
  • [25] Design Space Exploration for Automotive E/E Architecture Component Platforms
    Graf, Sebastian
    Glass, Michael
    Teich, Juergen
    Lauer, Christoph
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 651 - 654
  • [26] Formal Design Space Exploration for Memristor-based Crossbar Architecture
    Traiola, Marcello
    Barbareschi, Mario
    Bosio, Alberto
    2017 20TH IEEE INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUIT & SYSTEMS (DDECS), 2017, : 145 - 150
  • [27] Architecture Design Space Exploration for Streaming Applications through Timing Analysis
    Wiggers, Maarten H.
    Kavaldjiev, Nikolay
    Smit, Gerard J. M.
    Jansen, Pierre G.
    COMMUNICATION PROCESS ARCHITECTURES 2005, 2005, 63 : 219 - 233
  • [28] An Accurate ACOSSO Metamodeling Technique for Processor Architecture Design Space Exploration
    Wang, Hongwei
    Zhu, Ziyuan
    Shi, Jinglin
    Su, Yongtao
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 689 - 694
  • [29] Design Space Exploration and Optimization of a Hybrid Fault-Tolerant Architecture
    Wali, I.
    Virazel, A.
    Bosio, A.
    Girard, P.
    Reorda, M. Sonza
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 89 - 94
  • [30] Design Space Exploration for FPGA-based Hybrid Multicore Architecture
    Yan, Jian
    Yuan, Junqi
    Wang, Ying
    Leong, Philip
    Wang, Lingli
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 280 - 281