Architecture Level Design Space Exploration Of Superscalar Processor For Multimedia Applications

被引:0
|
作者
Maud, Abdur Rahman M. [1 ]
Masud, Shahid [1 ]
Ahmed, Rehan [2 ]
机构
[1] Lahore Univ Management Sci, Dept Comp Sci & Engn, Sect U, DHA, Lahore 54792, Pakistan
[2] Univ Wisconsin Madison, Dept Elect & Comp Engn, Madison, WI USA
关键词
Superscalar processor; Power optimization; Multimedia applications; Architecture-level design; Design-space exploration;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, a variant of simulated annealing optimization has been used to derive a power efficient general purpose superscalar processor based on ARM Instruction Set Architecture. SimpleScalar architecture toolset in tandem with power estimation extension Wattch has been used for design space exploration. The use of common open source tools and models makes it easy to adapt the technique for other applications and architectures. MPEG2 decoder of the MPEG Software Simulation Group along with MP3 and JPEG decoders of MiBench Benchmark suite have been used to guide the architecture exploration. The optimization achieves an improvement in power of up to 50% for MPEG and JPEG decoders. The low transistor count and the ability of the optimum configuration to support complex real time multimedia standards makes it suitable for emerging handbeld devices.
引用
收藏
页码:21 / +
页数:2
相关论文
共 50 条
  • [1] Architecture-Level Design Space Exploration of SuperScalar Microarchitecture for Network Applications
    Salehi, Mostafa E.
    Dorosti, Hamed
    Fakhraie, Sied Mehdi
    [J]. 13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 269 - 272
  • [2] Design space exploration of hardware task superscalar architecture
    Fahimeh Yazdanpanah
    Mohammad Alaei
    [J]. The Journal of Supercomputing, 2015, 71 : 3567 - 3592
  • [3] Design space exploration of hardware task superscalar architecture
    Yazdanpanah, Fahimeh
    Alaei, Mohammad
    [J]. JOURNAL OF SUPERCOMPUTING, 2015, 71 (09): : 3567 - 3592
  • [4] A Customizable Processor Architecture for a Design Space Exploration Framework
    Salgado, F.
    Garcia, P.
    Gomes, T.
    Cabral, J.
    Mendes, J.
    Ekpanyapong, M.
    Tavares, A.
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2012, : 129 - 133
  • [5] Design and Analysis of a Many-Core Processor Architecture for Multimedia Applications
    Lai, Jyu-Yuan
    Chen, Po-Yu
    Hsu, Ting-Shuo
    Huang, Chih-Tsun
    Liou, Jing-Jia
    [J]. 2012 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA ASC), 2012,
  • [6] An Accurate ACOSSO Metamodeling Technique for Processor Architecture Design Space Exploration
    Wang, Hongwei
    Zhu, Ziyuan
    Shi, Jinglin
    Su, Yongtao
    [J]. 2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 689 - 694
  • [7] A high performance processor architecture for multimedia applications
    Khan, Shafqat
    Rashid, Muhammad
    Javaid, Faraz
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2018, 66 : 14 - 29
  • [8] Architecture level design space exploration and mapping of hardware
    Pandey, S
    Glesner, M
    Mühlhäuser, M
    [J]. ISSCS 2005: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 553 - 556
  • [9] Design space exploration and prototyping for on-chip multimedia applications
    Lee, Hyung Gyu
    Ogras, Umit Y.
    Marculescu, Radu
    Chang, Naehyuck
    [J]. 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 137 - +
  • [10] Criticality-driven Superscalar Design Space Exploration
    Navada, Sandeep
    Choudhary, Niket K.
    Rotenberg, Eric
    [J]. PACT 2010: PROCEEDINGS OF THE NINETEENTH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2010, : 261 - 272