Architecture level design space exploration and mapping of hardware

被引:0
|
作者
Pandey, S [1 ]
Glesner, M [1 ]
Mühlhäuser, M [1 ]
机构
[1] Inst Microelect Syst, D-64283 Darmstadt, Germany
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
After the partitioning in Hw/Sw co-design, an efficient mapping of hardware components to the target architectures fulfilling both power and delay requirements are still a challenging task for a system designer. In this paper, high level power/delay estimation to map hardware components to the target architectures based on petri net is proposed, which helps designers to model hardware architecture at high level and estimates power and delay for several design alternatives. This estimation shows how various solutions are distributed over the entire. design space and helps to find an optimal solution. In this approach, we first extract parameters such as capacitances. and resistances of a gate from the transistor level and form a library of basic components such as adder, multiplier, FIFO etc. of several sizes with their corresponding power/delay informations. We model a hardware architecture in petri net by taking necessary. components from the library and estimate power/delay for several design alternatives. For an experimental purpose, we model a FFT hardware architecture and the results clearly demonstrate the utility of our techniques for the mapping of hardware based on power/delay informations.
引用
收藏
页码:553 / 556
页数:4
相关论文
共 50 条
  • [1] Design space exploration of hardware task superscalar architecture
    Fahimeh Yazdanpanah
    Mohammad Alaei
    [J]. The Journal of Supercomputing, 2015, 71 : 3567 - 3592
  • [2] Design space exploration of hardware task superscalar architecture
    Yazdanpanah, Fahimeh
    Alaei, Mohammad
    [J]. JOURNAL OF SUPERCOMPUTING, 2015, 71 (09): : 3567 - 3592
  • [3] High-level model of sensor architecture for hardware and software design space exploration
    Serna, Nicolas
    Verdier, Francois
    [J]. 2012 7TH INTERNATIONAL WORKSHOP ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2012,
  • [4] Architecture Level Design Space Exploration Of Superscalar Processor For Multimedia Applications
    Maud, Abdur Rahman M.
    Masud, Shahid
    Ahmed, Rehan
    [J]. PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, 2009, 41 (04): : 21 - +
  • [5] Hardware software partitioning with integrated hardware design space exploration
    Srinivasan, V
    Radhakrishnan, S
    Vemuri, R
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 28 - 35
  • [6] Architecture-Level Design Space Exploration of SuperScalar Microarchitecture for Network Applications
    Salehi, Mostafa E.
    Dorosti, Hamed
    Fakhraie, Sied Mehdi
    [J]. 13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 269 - 272
  • [7] ZigZag: Enlarging Joint Architecture-Mapping Design Space Exploration for DNN Accelerators
    Mei, Linyan
    Houshmand, Pouya
    Jain, Vikram
    Giraldo, Sebastian
    Verhelst, Marian
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (08) : 1160 - 1174
  • [8] Hardware/software design space exploration for a reconfigurable processor
    La Rosa, A
    Lavagno, L
    Passerone, C
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 570 - 575
  • [9] Design space exploration for distributed hardware reconfigurable systems
    Haubelt, C
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 1171 - 1171
  • [10] Visualization of Computer Architecture Simulation Data for System-Level Design Space Exploration
    Taghavi, Toktam
    Thompson, Mark
    Pimentel, Andy D.
    [J]. EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 149 - 160