Accelerating Cogent Confabulation: an Exploration in the Architecture Design Space

被引:1
|
作者
Qiu, Qinru [1 ]
Burns, Daniel [2 ]
Moore, Michael [3 ]
Linderman, Richard [2 ]
Renz, Thomas [2 ]
Wu, Qing [1 ]
机构
[1] SUNY Binghamton, Dept Elect & Comp Engn, Binghamton, NY 13902 USA
[2] Air Force Res Lab, Griffiss AFB, NY 13441 USA
[3] IIT, Adv Engn & Sci, Griffiss AFB, NY 13441 USA
关键词
D O I
10.1109/IJCNN.2008.4633965
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Cogent confabulation is a computation model that mimics the Hebbian learning, information storage, inter-relation of symbolic concepts, and the recall operations of the brain. The model has been applied to cognitive processing of language, audio and visual signals. In this project, we focus on how to accelerate the computation which underlie confabulation based sentence completion through software and hardware optimization. On the software implementation side, appropriate data structures can improve the performance of the software by more than 5,000X. On the hardware implementation side, the cogent confabulation algorithm is an ideal candidate for parallel processing and its performance can be significantly improved with the help of application specific, massively parallel computing platforms. However, as the complexity and parallelism of the hardware increases, cost also increases. Architectures with different performance-cost tradeoffs are analyzed and compared. Our analysis shows that although increasing the number of processors or the size of memories per processor can increase performance, the hardware cost and performance improvements do not always exhibit a linear relation. Hardware configuration options must be carefully evaluated in order to achieve good cost performance tradeoffs.
引用
收藏
页码:1292 / 1300
页数:9
相关论文
共 50 条
  • [31] Accelerating reaction modeling using dynamic flow experiments, part 1: design space exploration
    Sagmeister, Peter
    Schiller, Christine
    Weiss, Peter
    Silber, Klara
    Knoll, Sebastian
    Horn, Martin
    Hone, Christopher A.
    Williams, Jason D.
    Kappe, C. Oliver
    REACTION CHEMISTRY & ENGINEERING, 2023, 8 (11) : 2818 - 2825
  • [32] Accelerating FPGA Prototyping through Predictive Model-Based HLS Design Space Exploration
    Liu, Shuangnan
    Lau, Francis C. M.
    Schafer, Benjamin Carrion
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [33] Design space exploration of an optimized compiler approach for a generic reconfigurable array architecture
    Dimitroulakos, Grigoris
    Galanis, Michalis D.
    Goutis, Costas E.
    JOURNAL OF SUPERCOMPUTING, 2007, 40 (02): : 127 - 157
  • [34] A Fast Design Space Exploration Method for Reconfigurable Architecture Based on Loop Optimization
    Zhang, Dan
    Zhao, Rongcai
    Han, Lin
    Liang, Weifang
    Qu, Jin
    Liu, Xiaonan
    MATERIALS, MECHATRONICS AND AUTOMATION, PTS 1-3, 2011, 467-469 : 812 - 817
  • [35] Heterogeneous Multiprocessor on Chip Compiler, Architecture, Place and Route Design Space Exploration
    Hammami, O.
    2008 IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, VOLS 1 AND 2, 2008, : 383 - 388
  • [36] System Architecture Design Space Exploration: Integration with Computational Environments and Efficient Optimization
    Bussemaker, Jasper H.
    Boggerot, Luca
    Nagel, Bjoern
    AIAA AVIATION FORUM AND ASCEND 2024, 2024,
  • [37] Design space exploration of an optimized compiler approach for a generic reconfigurable array architecture
    Grigoris Dimitroulakos
    Michalis D. Galanis
    Costas E. Goutis
    The Journal of Supercomputing, 2007, 40 : 127 - 157
  • [38] Architecture-Level Design Space Exploration of SuperScalar Microarchitecture for Network Applications
    Salehi, Mostafa E.
    Dorosti, Hamed
    Fakhraie, Sied Mehdi
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 269 - 272
  • [39] Software-Defined Design Space Exploration for an Efficient DNN Accelerator Architecture
    Yu, Ye
    Li, Yingmin
    Che, Shuai
    Jha, Niraj K.
    Zhang, Weifeng
    IEEE TRANSACTIONS ON COMPUTERS, 2021, 70 (01) : 45 - 56
  • [40] Design space exploration of media processors: Ageneric VLIW architecture and a parameterized scheduler
    Paya-Vaya, Guillermo
    Martin-Langerwerf, Javier
    Taptimthong, Piriya
    Pirsch, Peter
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2007, PROCEEDINGS, 2007, 4415 : 254 - +