Accelerating Cogent Confabulation: an Exploration in the Architecture Design Space

被引:1
|
作者
Qiu, Qinru [1 ]
Burns, Daniel [2 ]
Moore, Michael [3 ]
Linderman, Richard [2 ]
Renz, Thomas [2 ]
Wu, Qing [1 ]
机构
[1] SUNY Binghamton, Dept Elect & Comp Engn, Binghamton, NY 13902 USA
[2] Air Force Res Lab, Griffiss AFB, NY 13441 USA
[3] IIT, Adv Engn & Sci, Griffiss AFB, NY 13441 USA
关键词
D O I
10.1109/IJCNN.2008.4633965
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Cogent confabulation is a computation model that mimics the Hebbian learning, information storage, inter-relation of symbolic concepts, and the recall operations of the brain. The model has been applied to cognitive processing of language, audio and visual signals. In this project, we focus on how to accelerate the computation which underlie confabulation based sentence completion through software and hardware optimization. On the software implementation side, appropriate data structures can improve the performance of the software by more than 5,000X. On the hardware implementation side, the cogent confabulation algorithm is an ideal candidate for parallel processing and its performance can be significantly improved with the help of application specific, massively parallel computing platforms. However, as the complexity and parallelism of the hardware increases, cost also increases. Architectures with different performance-cost tradeoffs are analyzed and compared. Our analysis shows that although increasing the number of processors or the size of memories per processor can increase performance, the hardware cost and performance improvements do not always exhibit a linear relation. Hardware configuration options must be carefully evaluated in order to achieve good cost performance tradeoffs.
引用
收藏
页码:1292 / 1300
页数:9
相关论文
共 50 条
  • [1] Cogent confabulation
    Hecht-Nielsen, R
    NEURAL NETWORKS, 2005, 18 (02) : 111 - 115
  • [2] Accelerating design space exploration
    Haubelt, C
    Teich, J
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 79 - 84
  • [3] Space Exploration Architecture and Design Framework for Commercialization
    Chen, Hao
    Ornik, Melkior
    Ho, Koki
    JOURNAL OF SPACECRAFT AND ROCKETS, 2022, 59 (02) : 538 - 551
  • [4] Towards Parallel Implementation of Associative Inference for Cogent Confabulation
    Li, Zhe
    Qiu, Qinru
    Tamhankar, Mangesh
    2016 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2016,
  • [5] Completion and Parsing Chinese Sentences Using Cogent Confabulation
    Li, Zhe
    Qiu, Qinru
    2014 IEEE SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE, COGNITIVE ALGORITHMS, MIND, AND BRAIN (CCMB), 2014, : 31 - 38
  • [6] Architecture level design space exploration and mapping of hardware
    Pandey, S
    Glesner, M
    Mühlhäuser, M
    ISSCS 2005: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2005, : 553 - 556
  • [7] Case study on design space exploration of MPSoC architecture
    Yoon, Sung-Rok
    Park, Sin-Chong
    9TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: TOWARD NETWORK INNOVATION BEYOND EVOLUTION, VOLS 1-3, 2007, : 1229 - 1232
  • [8] Design space exploration of hardware task superscalar architecture
    Yazdanpanah, Fahimeh
    Alaei, Mohammad
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (09): : 3567 - 3592
  • [9] Efficient exploration of the SoC communication architecture design space
    Lahiri, K
    Raghunathan, A
    Dey, S
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 424 - 430
  • [10] Design space exploration of hardware task superscalar architecture
    Fahimeh Yazdanpanah
    Mohammad Alaei
    The Journal of Supercomputing, 2015, 71 : 3567 - 3592