Interconnect estimation for FPGAs

被引:9
|
作者
Karman, Parivallal [1 ]
Bhatia, Dinesh
机构
[1] Xilinx Inc, Longmont, CO 80503 USA
[2] Univ Texas, Dept Elect Engn, Richardson, TX 75083 USA
关键词
congestion; fast generic routability estimation for placed FPGA circuits (fGREP); field programmable gate array (FPGA); interconnect estimation; routability;
D O I
10.1109/TCAD.2005.857312
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Interconnect planning is becoming an important design issue for large field programmable gate array (FPGA)-based designs. One of the most important issues for planning interconnection is the ability to reliably predict the routing requirements of a given design. In this paper, a new methodology, called fast generic routability estimation for placed FPGA circuits (fGREP), for fast and reliable estimation of routing requirements for placed circuits con island-style FPGAs, is introduced. This method is based on newly derived detailed router characterizations that are introduced in this paper. It is observed that the router has a limited number of available routing elements to use and the number is proportional to the distance from a net's terminal. This is defined is the routing flexibility and an estimate for interconnect requirements is derived from it. This method is able to predict the distribution of interconnect requirements, with very fine granularity, across the entire device. The interconnect-distribution information is used to estimate congestion and total wirelength. Multiterminal nets are efficiently handled, without the need for net decomposition. This method is generic enough to enable its usage with, any standard FPGA place-and-route design How and for any island-style FPGA architecture. The method is also applicable to application-specific integratcd circuit (ASIC) design flows. Experimental results on a large set of standard benchmark examples show that the estimates obtained here closely match with the detailed routing results of the state-of-the-art router PathFinder [1], as implemented in the well-known FPGA physical design suite VPR [2].
引用
收藏
页码:1523 / 1534
页数:12
相关论文
共 50 条
  • [31] Decoder-based interconnect structure for multi-context FPGAs
    Lodi, A
    Ciccarelli, L
    Cappelli, A
    Campi, F
    Toma, M
    ELECTRONICS LETTERS, 2003, 39 (04) : 362 - 364
  • [32] Rapid and reliable routability estimation for FPGAs
    Kannan, P
    Balachandran, S
    Bhatia, D
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 242 - 252
  • [33] On routing demand and congestion estimation for FPGAs
    Balachandran, S
    Kannan, P
    Bhatia, D
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 639 - 646
  • [34] Bitstream-Level Interconnect Fault Characterization for SRAM-based FPGAs
    Fibich, Christian
    Horauer, Martin
    Obermaisser, Roman
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [35] Stochastic physical synthesis considering prerouting interconnect uncertainty and process variation for FPGAs
    Lin, Yan
    He, Lei
    Hutton, Mike
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (02) : 124 - 133
  • [36] Insight Into a Generic Interconnect Resource Model for Xilinx Virtex and Spartan Series FPGAs
    Ruan, Aiwu
    Yang, Junhao
    Wan, Li
    Jie, Bairui
    Tian, Zhiqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (11) : 801 - 805
  • [37] Mixed PLB and interconnect BIST for FPGAs without fault-free assumptions
    Suthar, Vishal
    Dutt, Shantanu
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 36 - +
  • [38] A Novel Framework for Exploring 3-D FPGAs with Heterogeneous Interconnect Fabric
    Siozios, Kostas
    Pavlidis, Vasilis F.
    Soudris, Dimitrios
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2012, 5 (01) : 1 - 23
  • [39] On-line incremental routing for interconnect fault tolerance in FPGAs minus the router
    Emmert, JM
    Cheatham, JA
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 149 - 157
  • [40] Efficient on-line interconnect testing in FPGAs with provable detectability for multiple faults
    Suthar, Vishal
    Dutt, Shantanu
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1165 - +