Interconnect estimation for FPGAs

被引:9
|
作者
Karman, Parivallal [1 ]
Bhatia, Dinesh
机构
[1] Xilinx Inc, Longmont, CO 80503 USA
[2] Univ Texas, Dept Elect Engn, Richardson, TX 75083 USA
关键词
congestion; fast generic routability estimation for placed FPGA circuits (fGREP); field programmable gate array (FPGA); interconnect estimation; routability;
D O I
10.1109/TCAD.2005.857312
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Interconnect planning is becoming an important design issue for large field programmable gate array (FPGA)-based designs. One of the most important issues for planning interconnection is the ability to reliably predict the routing requirements of a given design. In this paper, a new methodology, called fast generic routability estimation for placed FPGA circuits (fGREP), for fast and reliable estimation of routing requirements for placed circuits con island-style FPGAs, is introduced. This method is based on newly derived detailed router characterizations that are introduced in this paper. It is observed that the router has a limited number of available routing elements to use and the number is proportional to the distance from a net's terminal. This is defined is the routing flexibility and an estimate for interconnect requirements is derived from it. This method is able to predict the distribution of interconnect requirements, with very fine granularity, across the entire device. The interconnect-distribution information is used to estimate congestion and total wirelength. Multiterminal nets are efficiently handled, without the need for net decomposition. This method is generic enough to enable its usage with, any standard FPGA place-and-route design How and for any island-style FPGA architecture. The method is also applicable to application-specific integratcd circuit (ASIC) design flows. Experimental results on a large set of standard benchmark examples show that the estimates obtained here closely match with the detailed routing results of the state-of-the-art router PathFinder [1], as implemented in the well-known FPGA physical design suite VPR [2].
引用
收藏
页码:1523 / 1534
页数:12
相关论文
共 50 条
  • [41] Application-Independent Testing of Multilevel Interconnect in Mesh-Based FPGAs
    Rehman, Saif Ur
    Benabdenbi, Mounir
    Anghel, Lorena
    2015 10TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2015,
  • [42] Interconnect estimation for segmented FPGA architectures
    Kannan, P
    Bhatia, D
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 295 - 296
  • [43] Stochastic Physical Synthesis for FPGAs with Pre-routing Interconnect Uncertainty and Process Variation
    Lin, Yan
    He, Lei
    FPGA 2007: FIFTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2007, : 80 - 88
  • [44] An Improved Diffusion Based Placement Algorithm for Reducing Interconnect Demand in Congested Regions of FPGAs
    Asghar, Ali
    Parvez, Husain
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2015, 2015
  • [45] Application-Dependent Interconnect Testing of Xilinx FPGAs Based on Line Branches Partitioning
    Lin, Teng
    Feng, Jianhua
    Yu, Dunshan
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (05): : 1197 - 1199
  • [46] A new automatic method for testing interconnect resources in FPGAs based on general routing matrix
    Yang, Zhen
    Liang, Chuanzeng
    Wang, Jian
    Lai, Jinmei
    IEICE ELECTRONICS EXPRESS, 2015, 12 (20):
  • [47] Optimizing Energy Efficient Low-Swing Interconnect for Sub-threshold FPGAs
    Qi, He
    Ayorinde, Oluseyi
    Huang, Yu
    Calhoun, Benton
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [48] Redundancy based Interconnect Duplication to Mitigate Soft Errors in SRAM-based FPGAs
    Jing, Naifeng
    Zhou, Jiacheng
    Jiang, Jianfei
    Chen, Xin
    He, Weifeng
    Mao, Zhigang
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 764 - 769
  • [49] A Unified Global and Local Interconnect Test Scheme for Xilinx XC4000 FPGAs
    Department of Electrical Engineering, University of Alberta, Edmonton, Alta. T6G 2V4, Canada
    不详
    不详
    IEEE Trans. Instrum. Meas., 2 (368-377):
  • [50] A unified global and local interconnect test scheme for Xilinx XC4000 FPGAs
    Sun, XL
    Trouborst, P
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2004, 53 (02) : 368 - 377