A Novel Framework for Exploring 3-D FPGAs with Heterogeneous Interconnect Fabric

被引:11
|
作者
Siozios, Kostas [1 ]
Pavlidis, Vasilis F. [2 ]
Soudris, Dimitrios [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, GR-10682 Athens, Greece
[2] Ecole Polytech Fed Lausanne, Integrated Syst Lab, CH-1015 Lausanne, Switzerland
关键词
Algorithms; Design; 3-D reconfigurable architectures; design framework; 3-D integration; interconnection fabric; FPGAs; ARCHITECTURE; PERFORMANCE; PLACEMENT; CUT;
D O I
10.1145/2133352.2133356
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A heterogeneous interconnect architecture can be a useful approach for the design of 3-D FPGAs. A methodology to investigate heterogeneous interconnection schemes for 3-D FPGAs under different 3-D fabrication technologies is proposed. Application of the proposed methodology on benchmark circuits demonstrates an improvement in delay, power consumption, and total wire-length of approximately 41%, 32%, and 36%, respectively, as compared to 2-D FPGAs. These improvements are additional to reducing the number of interlayer connections. The fewer interlayer connections are traded off for a higher yield. An area model to evaluate this trade-off is presented. Results indicate that a heterogeneous 3-D FPGA requires 37% less area as compared to a homogeneous 3-D FPGA. Consequently, the heterogeneous FPGAs can exhibit a higher manufacturing yield. A design toolset is also developed to support the design and exploration of various performance metrics for the proposed 3-D FPGAs.
引用
收藏
页码:1 / 23
页数:23
相关论文
共 50 条
  • [1] A Customizable Framework for Application Implementation onto 3-D FPGAs
    Siozios, Kostas
    Soudris, Dimitrios
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (11) : 1783 - 1796
  • [2] Monolithic 3-D FPGAs
    Zhang, Zhiping
    Liauw, Young Yang
    Chen, Chen
    Wong, S. Simon
    PROCEEDINGS OF THE IEEE, 2015, 103 (07) : 1197 - 1210
  • [3] 3-D electronic interconnect packaging
    Sienski, K
    Eden, R
    Schaefer, D
    1996 IEEE AEROSPACE APPLICATIONS CONFERENCE, PROCEEDINGS, VOL 1, 1996, : 363 - 373
  • [4] Exploration And Optimization of Heterogeneous Interconnect Fabric of 3D Tree-based FPGA
    Pangracious, Vinod
    Marrakchi, Zied
    Beltaief, Nizar
    Mehrez, Habib
    Farooq, Umer
    2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
  • [5] The 3-D Interconnect Technology Landscape
    Beyne, Eric
    IEEE DESIGN & TEST, 2016, 33 (03) : 8 - 20
  • [6] A Software-Supported Methodology for Exploring Interconnection Architectures Targeting 3-D FPGAs
    Siozios, Kostas
    Pavlidis, Vasilis F.
    Soudris, Dimitrios
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 172 - +
  • [7] A framework for rapid evaluation of heterogeneous 3-D NoC architectures
    Sotiriou-Xanthopoulos, Efstathios
    Diamantopoulos, Dionysios
    Siozios, Kostas
    Economakos, George
    Soudris, Dimitrios
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (04) : 292 - 303
  • [8] 3-D integrated heterogeneous intra-chip free-space optical interconnect
    Ciftcioglu, Berkehan
    Berman, Rebecca
    Wang, Shang
    Hu, Jianyun
    Savidis, Ioannis
    Jain, Manish
    Moore, Duncan
    Huang, Michael
    Friedman, Eby G.
    Wicks, Gary
    Wu, Hui
    OPTICS EXPRESS, 2012, 20 (04): : 4331 - 4345
  • [9] Thermal Stresses Analysis of 3-D Interconnect
    Lu, Kuan H.
    Zhang, Xuefeng
    Ryu, Suk-Kyu
    Huang, Rui
    Ho, Paul S.
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2009, 1143 : 224 - +
  • [10] A Probabilistic Fusion Framework for 3-D Reconstruction Using Heterogeneous Sensors
    Aliakbarpour, Hadi
    Ferreira, Joao F.
    Prasath, V. B. Surya
    Palaniappan, Kannappan
    Seetharaman, Guna
    Dias, Jorge
    IEEE SENSORS JOURNAL, 2017, 17 (09) : 2640 - 2641