A Novel Framework for Exploring 3-D FPGAs with Heterogeneous Interconnect Fabric

被引:11
|
作者
Siozios, Kostas [1 ]
Pavlidis, Vasilis F. [2 ]
Soudris, Dimitrios [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, GR-10682 Athens, Greece
[2] Ecole Polytech Fed Lausanne, Integrated Syst Lab, CH-1015 Lausanne, Switzerland
关键词
Algorithms; Design; 3-D reconfigurable architectures; design framework; 3-D integration; interconnection fabric; FPGAs; ARCHITECTURE; PERFORMANCE; PLACEMENT; CUT;
D O I
10.1145/2133352.2133356
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A heterogeneous interconnect architecture can be a useful approach for the design of 3-D FPGAs. A methodology to investigate heterogeneous interconnection schemes for 3-D FPGAs under different 3-D fabrication technologies is proposed. Application of the proposed methodology on benchmark circuits demonstrates an improvement in delay, power consumption, and total wire-length of approximately 41%, 32%, and 36%, respectively, as compared to 2-D FPGAs. These improvements are additional to reducing the number of interlayer connections. The fewer interlayer connections are traded off for a higher yield. An area model to evaluate this trade-off is presented. Results indicate that a heterogeneous 3-D FPGA requires 37% less area as compared to a homogeneous 3-D FPGA. Consequently, the heterogeneous FPGAs can exhibit a higher manufacturing yield. A design toolset is also developed to support the design and exploration of various performance metrics for the proposed 3-D FPGAs.
引用
收藏
页码:1 / 23
页数:23
相关论文
共 50 条
  • [21] 3-D switching fabric node design
    Dinleyici, MS
    Akin, O
    Proceedings of the IASTED International Conference Communication Systems and Networks, 2004, : 155 - 160
  • [22] An Evolutionary Algorithm for Netlist Partitioning Targeting 3-D FPGAs
    Maragos, Konstantinos
    Siozios, Kostas
    Soudris, Dimitrios
    IEEE EMBEDDED SYSTEMS LETTERS, 2015, 7 (04) : 117 - 120
  • [23] Automatic generation of accurate circuit models of 3-D interconnect
    Kamon, M
    Marques, A
    Silveira, LM
    White, J
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (03): : 225 - 240
  • [24] Stable and compact inductance modeling of 3-D interconnect structures
    Li, Hong
    Balakrishnan, Venkataramanan
    Koh, Cheng-Kok
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 169 - +
  • [25] Analysis of 3-D interconnect structures with PEEC using SPICE
    Wollenberg, G
    Görisch, A
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 1999, 41 (04) : 412 - 417
  • [26] Silicon compatible optical interconnect and monolithic 3-D integration
    Saraswat, Krishna C.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [27] 3-D Fabric Surface Techniques in Fashion Design
    Sun, Shu
    TEXTILE BIOENGINEERING AND INFORMATICS SYMPOSIUM PROCEEDINGS, VOLS 1 AND 2, 2008, : 897 - 900
  • [28] Review on the 3-D simulation for weft knitted fabric
    Sha S.
    Geng A.
    Gao Y.
    Li B.
    Jiang X.
    Tao H.
    Luo L.
    Yuan X.
    Ke H.
    Hu X.
    Deng Z.
    Chen Z.
    Journal of Engineered Fibers and Fabrics, 2021, 16
  • [29] Evaluating the fabric performance and antibacterial properties of 3-D piezoelectric spacer fabric
    Bayramol, Derman Vatansever
    Soin, Navneet
    Dubey, Amrita
    Upadhyay, Ravi Kant
    Priyadarshini, Richa
    Roy, Susanta Sinha
    Shah, Tahir H.
    Anand, Subhash C.
    JOURNAL OF THE TEXTILE INSTITUTE, 2018, 109 (12) : 1613 - 1619
  • [30] 3-D geometric modeling of a draped woven fabric
    Hofstee, J
    van Keulen, F
    COMPOSITE STRUCTURES, 2001, 54 (2-3) : 179 - 195