An Integrator-Based Pipelined ADC With Digital Calibration

被引:4
|
作者
Wang, Dong [1 ]
Keane, John P. [1 ]
Hurst, Paul J. [1 ]
Lewis, Stephen H. [1 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
Adaptive calibration; complementary metal-oxide-semiconductor (CMOS) analog integrated circuits; data conversion; CONVERTER; MS/S; 16-BIT; 10-B;
D O I
10.1109/TCSII.2015.2435514
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit pipelined analog-to-digital converter (ADC) uses a first-stage integrator-based open-loop residue amplifier and integrator nonlinearities are foreground calibrated. In the remaining traditional closed-loop stages, gain errors and memory errors are background calibrated. Separate reference voltages are used in the first three ADC stages to reduce interstage coupling. A 0.25-mu m CMOS prototype dissipates 140 mW and occupies an active area of 5 mm(2). At 40 megasamples/s (40MS/s), the calibration improves the spurious-free dynamic range from 51.2 to 95.1 dB and the signal-to-noise-plus-distortion ratio from 43.7 to 69.0 dB.
引用
收藏
页码:831 / 835
页数:5
相关论文
共 50 条
  • [31] A robust and simple two-mode digital calibration technique for pipelined ADC
    Yin Xiumei
    Zhao Nan
    Kobenge, Sekedi Bomeh
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)
  • [32] A robust and simple two-mode digital calibration technique for pipelined ADC
    殷秀梅
    赵南
    玻梅
    杨华中
    半导体学报, 2011, 32 (03) : 81 - 87
  • [33] All-Digital Background Calibration of a Pipelined-SAR ADC Using the "Split ADC" Architecture
    Zhou, Jingpeng
    Wang, Peng
    Luo, Zhiqiang
    Li, Fule
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [34] A 1ps-Resolution Integrator-Based Time-to-Digital Converter Using a SAR-ADC in 90nm CMOS
    Xu, Zule
    Miyahara, Masaya
    Matsuzawa, Akira
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [35] MSB steps calibration algorithm for a pipelined ADC
    Kosonen, PJ
    Suhonen, TT
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 853 - 857
  • [36] MANAGING HETEROGENEOUS NETWORKS - INTEGRATOR-BASED APPROACH
    BHUSHAN, B
    AHMED, P
    DESOUZA, JN
    CLAUDE, JP
    ADVANCED INFORMATION PROCESSING TECHNIQUES FOR LAN AND MAN MANAGEMENT, 1994, 17 : 129 - 144
  • [37] True background calibration technique for pipelined ADC
    Sonkusale, S
    Van der Spiegel, J
    Nagaraj, K
    ELECTRONICS LETTERS, 2000, 36 (09) : 786 - 788
  • [38] Photonic Integrator-Based Optical Memory Unit
    Asghari, Mohammad H.
    Azana, Jose
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2011, 23 (04) : 209 - 211
  • [39] Rapid digital background calibration of bit weights in pipelined SAR ADC based on multi-PN injection
    Chen, Le
    Shen, Yi
    Ding, Ruixue
    Liu, Shubin
    Han, Haolin
    MICROELECTRONICS JOURNAL, 2025, 155
  • [40] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)