All-Digital Background Calibration of a Pipelined-SAR ADC Using the "Split ADC" Architecture

被引:2
|
作者
Zhou, Jingpeng [1 ]
Wang, Peng [1 ]
Luo, Zhiqiang [1 ]
Li, Fule [1 ]
机构
[1] Tsinghua Univ, Sch Integrated Circuits, Beijing, Peoples R China
基金
中国国家自然科学基金;
关键词
ADC; pipelined-SAR ADC; digital background calibration; split ADC; dither injection;
D O I
10.1109/ISCAS46773.2023.10195888
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A split based all-digital background calibration for an 18-bit pipelined-successive approximation register (SAR) analog-to-digital converter (ADC) is proposed in this paper. The "split ADC" architecture is exploited to eliminate the signal interference and accelerate the convergence speed of the calibration. The output difference of two channels continuously drives the background calibration algorithm to estimate and correct the error caused by nonlinearities. To guarantee the validity of calibration with different inputs, shuffling scheme is adopted in capacitor array. Different dither signals are injected into two channels to achieve faster convergence, especially under the DC input. In the meanwhile, enough redundancy is introduced to capacitor array to avoid the decrease of input range caused by dither signal. A 4-bit coarse ADC is exploited to alleviate conversion time and provide dither injection. A behavior level model with various nonideal factors is established in MATLAB to prove the availability of calibration for an 18-bit pipelined-SAR ADC. The simulation shows that the ENOB achieves 16.5-bit, the SNDR is increased from 52.4 dB to 100.9 dB and the SFDR is improved from 72.3 dB to 119.6 dB.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] All-Digital Background Calibration of a Successive Approximation ADC Using the "Split ADC" Architecture
    McNeill, John A.
    Chan, Ka Yan
    Coln, Michael C. W.
    David, Christopher L.
    Brenneman, Cody
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (10) : 2355 - 2365
  • [2] "Split ADC" Calibration for All-Digital Correction of Time-Interleaved ADC Errors
    McNeill, John A.
    David, Christopher
    Coln, Michael
    Croughwell, Rosa
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (05) : 344 - 348
  • [3] Background Self-Calibration Algorithm for Pipelined ADC Using Split ADC Scheme
    Yagi, Takuya
    Usui, Kunihiko
    Matsuura, Tatsuji
    Uemori, Satoshi
    Ito, Satoshi
    Tan, Yohei
    Kobayashi, Haruo
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (07): : 1233 - 1236
  • [4] Digital Background Calibration For Pipelined SAR ADC Based On LMS algorithm
    Lei, Qing
    Wu, ZhaoHui
    Li, Bin
    Wu, HaiJun
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [5] Digital Background-Calibration Algorithm for "Split ADC" Architecture
    McNeill, John A.
    Coln, Michael C. W.
    Brown, D. Richard
    Larivee, Brian J.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (02) : 294 - 306
  • [6] A Single Channel Split ADC Structure for Digital Background Calibration in Pipelined ADCs
    Montazerolghaem, Mohammad Ali
    Moosazadeh, Tohid
    Yavari, Mohammad
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) : 1563 - 1567
  • [7] A blind digital background calibration for all-digital VCO-based ADC
    Yuke Zhang
    Kamal El-Sankary
    Jianjun Zhou
    [J]. Analog Integrated Circuits and Signal Processing, 2018, 97 : 387 - 394
  • [8] A blind digital background calibration for all-digital VCO-based ADC
    Zhang, Yuke
    El-Sankary, Kamal
    Zhou, Jianjun
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (02) : 387 - 394
  • [9] A new digital background calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 5 - 8
  • [10] A Digital Blind Background Calibration Algorithm for Pipelined ADC
    Li, Shengjing
    Li, Weitao
    Li, Fule
    Wang, Zhihua
    Zhang, Chun
    [J]. 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,