An Integrator-Based Pipelined ADC With Digital Calibration

被引:4
|
作者
Wang, Dong [1 ]
Keane, John P. [1 ]
Hurst, Paul J. [1 ]
Lewis, Stephen H. [1 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
Adaptive calibration; complementary metal-oxide-semiconductor (CMOS) analog integrated circuits; data conversion; CONVERTER; MS/S; 16-BIT; 10-B;
D O I
10.1109/TCSII.2015.2435514
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit pipelined analog-to-digital converter (ADC) uses a first-stage integrator-based open-loop residue amplifier and integrator nonlinearities are foreground calibrated. In the remaining traditional closed-loop stages, gain errors and memory errors are background calibrated. Separate reference voltages are used in the first three ADC stages to reduce interstage coupling. A 0.25-mu m CMOS prototype dissipates 140 mW and occupies an active area of 5 mm(2). At 40 megasamples/s (40MS/s), the calibration improves the spurious-free dynamic range from 51.2 to 95.1 dB and the signal-to-noise-plus-distortion ratio from 43.7 to 69.0 dB.
引用
收藏
页码:831 / 835
页数:5
相关论文
共 50 条
  • [41] A calibration technique based on sub-stages' weights of pipelined ADC
    Jia, Huayu
    Lv, Yuxiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (01) : 223 - 229
  • [42] A calibration technique based on sub-stages’ weights of pipelined ADC
    Huayu Jia
    Yuxiang Lv
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 223 - 229
  • [43] Background capacitor mismatch calibration for pipelined ADC
    El-Sankary, K
    Sawan, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 164 - 167
  • [44] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    周立人
    罗磊
    叶凡
    许俊
    任俊彦
    半导体学报, 2009, 30 (11) : 109 - 113
  • [45] A 13-bit 312.5-MS/s Pipelined SAR ADC With Open-Loop Integrator-Based Residue Amplifier and Gain-Stabilized Integration Time Generation
    Ni, Meng
    Wang, Xiao
    Li, Fule
    Wang, Zhihua
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (07) : 1416 - 1427
  • [46] A 10-Bit 300-MS/s Pipelined ADC With Digital Calibration and Digital Bias Generation
    Fang, Bing-Nan
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) : 670 - 683
  • [47] A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration
    Grace, CR
    Hurst, PJ
    Lewis, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1038 - 1046
  • [48] 14-bit 20-MS/s pipelined ADC with digital distortion calibration
    Daito, Mutsuo
    Matsui, Hirofumi
    Ueda, Masaya
    Iizuka, Kunihiko
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (11) : 2417 - 2423
  • [49] Topology-independent predistortion for integrator-based filters
    Wada, K
    Takagi, S
    Czarnul, Z
    Fujii, N
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 11 (02) : 119 - 128
  • [50] Topology-independent predistortion for integrator-based filters
    Tokyo Inst of Technology, Tokyo, Japan
    IEICE Trans Fund Electron Commun Comput Sci, 2 (176-183):