An on-chip CDMA communication network

被引:0
|
作者
Wang, Xin [1 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Inst Digital & Comp Syst, FIN-33101 Tampere, Finland
来源
2005 International Symposium on System-On-Chip, Proceedings | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An on-chip packet-switched communication network which applies Code-Division Multiple Access (CDMA) technique has been developed and implemented in Register-Transfer Level (RTL) using VHDL. In order to support Globally-Asynchronous Locally-Synchronous (GALS) communication scheme, the proposed CDMA on-chip network combines both synchronous and asynchronous circuits together. In a packet-switched Network-on-Chip (NoC) which applies point-to-point connection scheme, the data transfer latency varies largely if the packets are transferred to different destinations or to a same destination through different routes in the network. The proposed CDMA NoC can make the data transfer latency become a constant value by multiplexing the data transfers in code domain instead of in time domain. Therefore, the data transfer latency can be guaranteed in the proposed CDMA network by avoiding communication media sharing in time domain.
引用
收藏
页码:155 / 160
页数:6
相关论文
共 50 条
  • [41] Architecture and synthesis for on-chip multicycle communication
    Cong, J
    Fan, YP
    Han, GL
    Yang, X
    Zhang, ZR
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (04) : 550 - 564
  • [42] On-Chip Molecular Communication: Analysis and Design
    Farsad, Nariman
    Eckford, Andrew W.
    Hiyama, Satoshi
    Moritani, Yuki
    IEEE TRANSACTIONS ON NANOBIOSCIENCE, 2012, 11 (03) : 304 - 314
  • [43] On-chip communication design: Roadblocks and avenues
    Carloni, LP
    Sangiovanni-Vincentelli, AL
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 75 - 76
  • [44] Modelling and refinement of an on-chip communication architecture
    Plosila, J
    Liljeberg, P
    Isoaho, J
    FORMAL METHODS AND SOFTWARE ENGINEERING, PROCEEDINGS, 2005, 3785 : 219 - 234
  • [45] The fast evolving landscape of on-chip communication
    Bertozzi, Davide
    Dimitrakopoulos, Giorgos
    Flich, Jose
    Sonntag, Soeren
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2015, 19 (1-2) : 59 - 76
  • [46] Scaling Optical Communication for On-Chip Interconnect
    Binggeli, Mat
    Li, Feng
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1178 - 1183
  • [47] Terahertz topological photonics for on-chip communication
    Yihao Yang
    Yuichiro Yamagami
    Xiongbin Yu
    Prakash Pitchappa
    Julian Webber
    Baile Zhang
    Masayuki Fujita
    Tadao Nagatsuma
    Ranjan Singh
    Nature Photonics, 2020, 14 : 446 - 451
  • [48] On-chip communication analysis for multimedia applications
    Varatkar, G
    Marculescu, R
    IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : A185 - A188
  • [49] Addressing Method for the Components of On-Chip Communication
    Sharma, Prabhat K.
    Bairathi, Rakesh
    INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS (IMECS 2010), VOLS I-III, 2010, : 795 - +
  • [50] Terahertz topological photonics for on-chip communication
    Yang, Yihao
    Yamagami, Yuichiro
    Yu, Xiongbin
    Pitchappa, Prakash
    Webber, Julian
    Zhang, Baile
    Fujita, Masayuki
    Nagatsuma, Tadao
    Singh, Ranjan
    NATURE PHOTONICS, 2020, 14 (07) : 446 - +