An on-chip CDMA communication network

被引:0
|
作者
Wang, Xin [1 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Inst Digital & Comp Syst, FIN-33101 Tampere, Finland
来源
2005 International Symposium on System-On-Chip, Proceedings | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An on-chip packet-switched communication network which applies Code-Division Multiple Access (CDMA) technique has been developed and implemented in Register-Transfer Level (RTL) using VHDL. In order to support Globally-Asynchronous Locally-Synchronous (GALS) communication scheme, the proposed CDMA on-chip network combines both synchronous and asynchronous circuits together. In a packet-switched Network-on-Chip (NoC) which applies point-to-point connection scheme, the data transfer latency varies largely if the packets are transferred to different destinations or to a same destination through different routes in the network. The proposed CDMA NoC can make the data transfer latency become a constant value by multiplexing the data transfers in code domain instead of in time domain. Therefore, the data transfer latency can be guaranteed in the proposed CDMA network by avoiding communication media sharing in time domain.
引用
收藏
页码:155 / 160
页数:6
相关论文
共 50 条
  • [31] CDMA bus-based on-chip interconnect infrastructure
    Nikolic, Tatjana
    Stojcev, Mile
    Djordjevic, Goran
    MICROELECTRONICS RELIABILITY, 2009, 49 (04) : 448 - 459
  • [32] An on-chip learning neural network
    Bo, GM
    Caviglia, DD
    Valle, M
    IJCNN 2000: PROCEEDINGS OF THE IEEE-INNS-ENNS INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOL IV, 2000, : 66 - 71
  • [33] Network-Cognitive Traffic Control: A Fluidity-Aware On-Chip Communication
    Tsai, Wen-Chung
    Chen, Sao-Jie
    Hu, Yu-Hen
    Chiang, Mao-Lun
    ELECTRONICS, 2020, 9 (10) : 1 - 25
  • [34] Network model of on-chip antennas
    Mukhtar, E.
    Yordanov, H.
    Russer, P.
    ADVANCES IN RADIO SCIENCE, 2011, 9 : 237 - 239
  • [35] Hybrid circuit-switched network for on-chip communication in large-scale chip-multiprocessors
    Luo, Hongyin
    Wei, Shaojun
    Chen, Deming
    Guo, Donghui
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (09) : 2818 - 2830
  • [36] Latency Criticality Aware On-Chip Communication
    Li, Zheng
    Wu, Jie
    Shang, Li
    Dick, Robert P.
    Sun, Yihe
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1052 - +
  • [37] An architecture and compiler for scalable on-chip communication
    Liang, H
    Laffely, A
    Srinivasan, S
    Tessier, R
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (07) : 711 - 726
  • [38] A Novel Two-Layer Passive Optical Interconnection Network for On-Chip Communication
    Chen, Ke
    Gu, Huaxi
    Yang, Yintang
    Fan, Dongrui
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2014, 32 (09) : 1770 - 1776
  • [39] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239
  • [40] New Interconnect Technologies in On-Chip Communication
    Choi, Kiyoung
    Kim, John
    Loh, Gabriel
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (02) : 121 - 123