An on-chip CDMA communication network

被引:0
|
作者
Wang, Xin [1 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Inst Digital & Comp Syst, FIN-33101 Tampere, Finland
来源
2005 International Symposium on System-On-Chip, Proceedings | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An on-chip packet-switched communication network which applies Code-Division Multiple Access (CDMA) technique has been developed and implemented in Register-Transfer Level (RTL) using VHDL. In order to support Globally-Asynchronous Locally-Synchronous (GALS) communication scheme, the proposed CDMA on-chip network combines both synchronous and asynchronous circuits together. In a packet-switched Network-on-Chip (NoC) which applies point-to-point connection scheme, the data transfer latency varies largely if the packets are transferred to different destinations or to a same destination through different routes in the network. The proposed CDMA NoC can make the data transfer latency become a constant value by multiplexing the data transfers in code domain instead of in time domain. Therefore, the data transfer latency can be guaranteed in the proposed CDMA network by avoiding communication media sharing in time domain.
引用
收藏
页码:155 / 160
页数:6
相关论文
共 50 条
  • [21] The REPLICA on-chip network
    Forsell, Martti
    Roivainen, Jussi
    Leppanen, Ville
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [22] The LOTTERYBUS on-chip communication architecture
    Lahiri, Kanishka
    Raghunathan, Anand
    Lakshminarayana, Ganesh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (06) : 596 - 608
  • [23] Flow Regulation for On-Chip Communication
    Lu, Zhonghai
    Millberg, Mikael
    Jantsch, Axel
    Bruce, Alistair
    van der Wolf, Pieter
    Henriksson, Tomas
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 578 - +
  • [24] Universal on-Chip Communication Channel
    Rahimian, Mohammad Ali
    Mohammadi, Siamak
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 129 - 135
  • [25] Refinement of on-chip communication channels
    Plosila, J
    Liljeberg, P
    Isoaho, J
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 197 - 200
  • [26] A Flow Regulator for On-Chip Communication
    Lu, Zhonghai
    Brachos, Dimitris
    Jantsch, Axel
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 151 - 154
  • [27] On-Chip Quantum Communication Devices
    Trenti, Alessandro
    Achleitner, Martin
    Prawits, Florian
    Schrenk, Bernhard
    Conradi, Hauke
    Kleinert, Moritz
    Incoronato, Alfonso
    Zanetto, Francesco
    Zappa, Franco
    Di Luch, Ilaria
    Cirkinoglu, Ozan
    Leijtens, Xaveer
    Bonardi, Antonio
    Bruynsteen, Cedric
    Yin, Xin
    Kiessler, Christian
    Herrmann, Harald
    Silberhorn, Christine
    Bozzio, Mathieu
    Walther, Philip
    Thiel, Hannah C.
    Weihs, Gregor
    Huebel, Hannes
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (23) : 7485 - 7497
  • [28] On-chip Communication and Synchronization Mechanisms with Cache-Integrated Network Interfaces
    Kavadias, Stamatis
    Katevenis, Manolis
    Zampetakis, Michail
    Nikolopoulos, Dimitrios S.
    PROCEEDINGS OF THE 2010 COMPUTING FRONTIERS CONFERENCE (CF 2010), 2010, : 217 - 226
  • [29] Network on Chip with CDMA Technique
    Ravichandran, V.
    Venkatesan, G. K. D. Prasanna
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2014, 73 (04): : 209 - 213
  • [30] On-chip communication architectures for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 332 - 335