LFSR-Based Bit-Serial GF(2m) Multipliers Using Irreducible Trinomials

被引:13
|
作者
Imana, Jose L. [1 ]
机构
[1] Univ Complutense Madrid, Fac Phys, Dept Comp Architecture & Automat, Madrid 28040, Spain
关键词
Multipliers; LFSR; bit-serial; GF(2(m)); polynomial basis; trinomials; MULTIPLICATION; ARCHITECTURES;
D O I
10.1109/TC.2020.2980259
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a new architecture of bit-serial polynomial basis (PB) multipliers over the binary extension field GF(2(m)) generated by irreducible trinomials is presented. Bit-serial GF(2(m)) PB multiplication offers a performance/area trade-off that is very useful in resource constrained applications. The architecture here proposed is based on LFSR (Linear-Feedback Shift Register) and can perform a multiplication in m clock cycles with a constant propagation delay of T-A + T-X. These values match the best time results found in the literature for bit-serial PB multipliers with a slight reduction of the space complexity. Furthermore, the proposed architecture can perform the multiplication of two operands for t different finite fields GF(2(m)) generated by t irreducible trinomials simultaneously in m clock cycles with the inclusion of t(m - 1) flipflops and tm XOR gates.
引用
收藏
页码:156 / 162
页数:7
相关论文
共 50 条
  • [21] Bit-Serial and Bit-Parallel Montgomery Multiplication and Squaring over GF(2m)
    Hariri, Arash
    Reyhani-Masoleh, Arash
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (10) : 1332 - 1345
  • [22] A Versatile Reconfigurable Bit-Serial Multiplier Architecture in Finite Fields GF(2m)
    Nikooghadam, Morteza
    Malekian, Ehsan
    Zakerolhosseini, Ali
    ADVANCES IN COMPUTER SCIENCE AND ENGINEERING, 2008, 6 : 227 - 234
  • [23] Hybrid multiplier for GF(2m) defined by some irreducible trinomials
    Choi, YJ
    Chang, KY
    Hong, DW
    Cho, HS
    ELECTRONICS LETTERS, 2004, 40 (14) : 852 - 853
  • [24] Bit-parallel systolic multiplier over GF(2m) for irreducible trinomials with ASIC and FPGA implementations
    Mathe, Sudha Ellison
    Boppanal, Lakshmi
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 315 - 325
  • [25] A Versatile Low Power Design of Bit-Serial Multiplier in Finite Fields GF (2m)
    Remy, M.
    Prabhu, E.
    Mangalam, H.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [26] A novel approach for bit-serial AB2 multiplication in finite fields GF(2m)
    Jeon, Jun-Cheol
    Kim, Kee-Won
    Yoo, Kee-Young
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2006, 51 (6-7) : 1103 - 1112
  • [27] A new word-parallel bit-serial normal basis multiplier over GF(2m)
    Cho, Yong Suk
    Choi, Jae Yeon
    International Journal of Control and Automation, 2013, 6 (03): : 209 - 216
  • [28] LFSR multipliers over GF(2m) defined by all-one polynomial
    Kim, Hyun-Sung
    Lee, Sung-Woon
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (04) : 473 - 478
  • [29] A DUAL BASIS BIT-SERIAL SYSTOLIC MULTIPLIER FOR GF(2(M))
    FENN, STJ
    TAYLOR, D
    BENAISSA, M
    INTEGRATION-THE VLSI JOURNAL, 1995, 18 (2-3) : 139 - 149
  • [30] An area-efficient bit-serial sequential polynomial basis finite field GF (2m) multiplier
    Pillutla, Siva Ramakrishna
    Boppana, Lakshmi
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 114