LFSR-Based Bit-Serial GF(2m) Multipliers Using Irreducible Trinomials

被引:13
|
作者
Imana, Jose L. [1 ]
机构
[1] Univ Complutense Madrid, Fac Phys, Dept Comp Architecture & Automat, Madrid 28040, Spain
关键词
Multipliers; LFSR; bit-serial; GF(2(m)); polynomial basis; trinomials; MULTIPLICATION; ARCHITECTURES;
D O I
10.1109/TC.2020.2980259
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a new architecture of bit-serial polynomial basis (PB) multipliers over the binary extension field GF(2(m)) generated by irreducible trinomials is presented. Bit-serial GF(2(m)) PB multiplication offers a performance/area trade-off that is very useful in resource constrained applications. The architecture here proposed is based on LFSR (Linear-Feedback Shift Register) and can perform a multiplication in m clock cycles with a constant propagation delay of T-A + T-X. These values match the best time results found in the literature for bit-serial PB multipliers with a slight reduction of the space complexity. Furthermore, the proposed architecture can perform the multiplication of two operands for t different finite fields GF(2(m)) generated by t irreducible trinomials simultaneously in m clock cycles with the inclusion of t(m - 1) flipflops and tm XOR gates.
引用
收藏
页码:156 / 162
页数:7
相关论文
共 50 条
  • [42] Transition fault testability in bit parallel multipliers over GF(2m)
    Rahaman, H.
    Mathew, J.
    Sikdar, B. K.
    Pradhan, D. K.
    25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, : 422 - +
  • [43] Transition faults detection in bit parallel multipliers over GF(2m)
    Bengal Engineering and Science University, Shibpur Howrah-711103, India
    不详
    不详
    WSEAS Trans. Circuits Syst., 2008, 12 (1049-1059): : 1049 - 1059
  • [44] Bit-parallel systolic modular multipliers for a class of GF(2m)
    Lee, CY
    Lu, EH
    Lee, JY
    ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 51 - 58
  • [45] Single error correctable bit parallel multipliers over GF(2m)
    Mathew, J.
    Jabir, A. M.
    Rahaman, H.
    Pradhan, D. K.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (03): : 281 - 288
  • [46] C-testable bit parallel multipliers over GF(2m)
    Rahaman, H.
    Mathew, J.
    Pradhan, D. K.
    Jabir, A. M.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)
  • [47] More efficient systolic arrays for multiplication in GF(2m) using LSB first algorithm with irreducible polynomials and trinomials
    Kwon, Soonhak
    Kim, Chang Hoon
    Hong, Chun Pyo
    COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (01) : 159 - 167
  • [48] High-Throughput Digit-Level Systolic Multiplier Over GF(2m) Based on Irreducible Trinomials
    Xie, Jiafeng
    Meher, Pramod Kumar
    Mao, Zhi-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (05) : 481 - 485
  • [49] Low Complexity Implementation of Unified Systolic Multipliers for NIST Pentanomials and Trinomials Over GF(2m)
    Shao, Qiliang
    Hu, Zhenji
    Basha, Shaik Nazeem
    Zhang, Zhiping
    Wu, Zhiqiang
    Lee, Chiou-Yng
    Xie, Jiafeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2455 - 2465
  • [50] Low-power and high-speed design of a versatile bit-serial multiplier in finite fields GF(2m)
    Zakerolhosseini, Ali
    Nikooghadam, Morteza
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (02) : 211 - 217