An ultra low-power TLB design

被引:0
|
作者
Chang, Yen-Jen [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an ultra low-power TLB design, which combines two techniques to minimize the power dissipated in TLB accesses. In our design, we first propose a real-time filter scheme to eliminate the redundant TLB accesses. Without delay penalty the proposed real-time filter can distinguish the redundant TLB access as soon as the virtual address is generated The second technique is a banking-like structure, which aims to reduce the TLB power consumption in case of necessary accesses. We present two adaptive variants of the banked TLB. Compared to the conventional banked TLB, these two variants achieve better power efficiency without increasing the TLB miss ratio. The experimental results show that by filtering out all the redundant TLB accesses and then minimizing the power consumption per TLB access, our design can effectively improve the Energy*Delay product of the TLBs, especially for the data TLBs with poor spatial locality.
引用
收藏
页码:1122 / 1127
页数:6
相关论文
共 50 条
  • [41] Comparison of Speech Processing Strategies for the Design of an Ultra Low-Power Analog Bionic Ear
    Sawigun, Chutham
    Ngamkham, Wannaya
    Serdijn, Wouter A.
    2010 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2010, : 1374 - 1377
  • [42] Design methodology of low-power microprocessors
    Hattori, T
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 390 - 393
  • [43] Low-power design by hazard filtering
    Agrawal, VD
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 193 - 197
  • [44] TECHNOLOGY FOR DESIGN OF LOW-POWER CIRCUITS
    BITTMANN, CA
    WILSON, GH
    WHITTIER, RJ
    WAITS, RK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (01) : 29 - +
  • [45] Exploiting regularity for low-power design
    Mehra, R
    Rabaey, J
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 166 - 172
  • [46] Low-Power IC Design Challenge
    Mao, Cheng-Chih
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [47] Exploiting locality for low-power design
    Mehra, R
    Guerra, L
    Rabaey, J
    PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 401 - 404
  • [48] Low-power GPS receiver design
    Meng, TH
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 1 - 10
  • [49] Design techniques for low-power systems
    Havinga, PJM
    Smit, GJM
    JOURNAL OF SYSTEMS ARCHITECTURE, 2000, 46 (01) : 1 - 21
  • [50] Considering the alternatives in low-power design
    Stouraitis, T.
    Paliouras, V.
    IEEE Circuits and Devices Magazine, 2001, 17 (04): : 23 - 29