An ultra low-power TLB design

被引:0
|
作者
Chang, Yen-Jen [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an ultra low-power TLB design, which combines two techniques to minimize the power dissipated in TLB accesses. In our design, we first propose a real-time filter scheme to eliminate the redundant TLB accesses. Without delay penalty the proposed real-time filter can distinguish the redundant TLB access as soon as the virtual address is generated The second technique is a banking-like structure, which aims to reduce the TLB power consumption in case of necessary accesses. We present two adaptive variants of the banked TLB. Compared to the conventional banked TLB, these two variants achieve better power efficiency without increasing the TLB miss ratio. The experimental results show that by filtering out all the redundant TLB accesses and then minimizing the power consumption per TLB access, our design can effectively improve the Energy*Delay product of the TLBs, especially for the data TLBs with poor spatial locality.
引用
收藏
页码:1122 / 1127
页数:6
相关论文
共 50 条
  • [21] Design of low-power libraries
    Cent Suisse d'Electronique et de, Microtechnique SA, Neuchatel, Switzerland
    Proc IEEE Int Conf Electron Circuits Syst, (175-180):
  • [22] An ultra low-power double-node-upsets hardened latch design
    Chen, Zhuo
    Xie, Yuqiao
    Liang, Jingfeng
    Bi, Dawei
    Hu, Zhiyuan
    Zhang, Zhengxuan
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (10) : 5374 - 5389
  • [23] Analysis and design of an integrated RF energy harvester for ultra low-power environments
    Caselli, Michele
    Tonelli, Matteo
    Boni, Andrea
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (07) : 1086 - 1104
  • [24] Design of the ultra low-power synchronizer using ADCL buffer for adiabatic logic
    Cho, Seung-Il
    Harada, Tomochika
    Yokoyama, Michio
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1576 - 1585
  • [25] Design of Impedance Matching Network for Low-Power, Ultra-Wideband Applications
    Hassani, Sepideh
    Chen, Chih-Hung
    Nikolova, Natalia K.
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (01)
  • [26] Ultra low-power design techniques using special SOI MOS diodes
    Levacq, D
    Liber, C
    Dessard, V
    Flandre, D
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 19 - 20
  • [27] Low-Power and High Speed SRAM for Ultra Low Power Applications
    Meshram, Neha
    Prasad, Govind
    Sharma, Divaker
    Mandi, Bipin Chandra
    2022 IEEE INTERNATIONAL IOT, ELECTRONICS AND MECHATRONICS CONFERENCE (IEMTRONICS), 2022, : 475 - 480
  • [28] Ultra Low-Power Analog Median Filters
    Diaz-Sanchez, Alejandro
    Lemus-Lopez, Javier
    Rocha Perez, Jose Miguel
    Ramirez-Angulo, Jaime
    Molinar Solis, Jesus Ezequiel
    Vazquez-Leal, Hector
    RADIOENGINEERING, 2013, 22 (03) : 916 - 920
  • [29] Ultra Low-Power OTA for Biomedical Applications
    Hesari, Shahram H.
    Hedayatipour, Ava
    Aslanzadeh, Shaghayegh
    Islam, Syed K.
    2019 UNITED STATES NATIONAL COMMITTEE OF URSI NATIONAL RADIO SCIENCE MEETING (USNC-URSI NRSM), 2019,
  • [30] An ultra low-power processor for sensor networks
    Ekanayake, V
    Kelly, C
    Manohar, R
    ACM SIGPLAN NOTICES, 2004, 39 (11) : 27 - 36