An ultra low-power TLB design

被引:0
|
作者
Chang, Yen-Jen [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an ultra low-power TLB design, which combines two techniques to minimize the power dissipated in TLB accesses. In our design, we first propose a real-time filter scheme to eliminate the redundant TLB accesses. Without delay penalty the proposed real-time filter can distinguish the redundant TLB access as soon as the virtual address is generated The second technique is a banking-like structure, which aims to reduce the TLB power consumption in case of necessary accesses. We present two adaptive variants of the banked TLB. Compared to the conventional banked TLB, these two variants achieve better power efficiency without increasing the TLB miss ratio. The experimental results show that by filtering out all the redundant TLB accesses and then minimizing the power consumption per TLB access, our design can effectively improve the Energy*Delay product of the TLBs, especially for the data TLBs with poor spatial locality.
引用
收藏
页码:1122 / 1127
页数:6
相关论文
共 50 条
  • [31] Accurate Modeling of Ultra Low-Power ΣΔ Modulator
    Giuffredi, Luca
    Pietrini, Giorgio
    Boni, Andrea
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [32] An Ultra Low-Voltage, Ultra Low-Power DTMOS-Based CCII Design for Speech Processing Filters
    Uygur, Atilla
    Kutman, Hakan
    2013 8TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2013, : 31 - 35
  • [33] Design Space Exploration for Orlando Ultra Low-Power Convolutional Neural Network SoC
    Erdem, Ahmet
    Silvano, Cristina
    Boesch, Thomas
    Ornstein, Andrea
    Singh, Surinder-Pal
    Desoli, Giuseppe
    2018 IEEE 29TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2018, : 113 - 119
  • [34] Design of low-power ultra-high voltage gain differential cascode stages
    Zhang, Wanyang
    Comer, David J.
    Chiang, Shiuh-hua Wood
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (06) : 982 - 992
  • [35] Design of an Ultra Low-Power RFID Baseband Processor Featuring an AES Cryptography Engine
    Ricci, Andrea
    Grisanti, Matteo
    De Munari, Ilaria
    Ciampolini, Paolo
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 831 - 838
  • [36] Ultra Low-Power 7T SRAM Cell Design Based on CMOS
    Moghaddam, Majid
    Moaiyeri, Mohammad Hossein
    Eshghi, Mohammad
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1357 - 1361
  • [37] Design and analysis of hybrid NEMS-CMOS circuits for ultra low-power applications
    Dadgour, Hamed F.
    Banerjee, Kaustav
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 306 - +
  • [38] Design and Evaluation of an Ultra Low-power Human-quality Speech Recognition System
    Pinto, Dennis
    Arnau, Jose-Maria
    Gonzalez, Antonio
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2020, 17 (04)
  • [39] Modeling and design of an ultra low-power NEMS relays: application to logic gate inverters
    Samaali, Hatem
    Najar, Fehmi
    Chaalane, Amar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 104 (01) : 17 - 26
  • [40] Modeling and design of an ultra low-power NEMS relays: application to logic gate inverters
    Hatem Samaali
    Fehmi Najar
    Amar Chaalane
    Analog Integrated Circuits and Signal Processing, 2020, 104 : 17 - 26