High speed LSI processing for the RSA cryptogram

被引:0
|
作者
Fujisawa, Y [1 ]
Fuwa, Y [1 ]
Yamazaki, Y [1 ]
机构
[1] Nagano Natl Coll Technol, Nagano 3818553, Japan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, we developed a high speed LSI for encoding and decoding the RSA cryptogram and describe the processing method in this paper. This cryptogram is used not only for encrypting data, but also for such purposes as authentication. However, the RSA encoding and decoding processes take a long time because they require a great deal of calculations. As a result, this cryptogram is not suited for practical use. In order to make a high-speed processing method, we introduce the following Ideas: 1. To reduce the number of summation operations, we increase the number of coding bits used to represent a digit. 2. We propose a high-speed addition operation for handling the case in which each digit has a large number of bits. 3. We guarantee the value of modulo operations by determining the possible range and create parallel subtraction circuits as a result. By applying these concepts, we are able to reduce processing times comparing to the previous methods. We also developed the LSI to realize our proposed algorithm.
引用
收藏
页码:2196 / 2200
页数:5
相关论文
共 50 条
  • [21] AN 8-BIT SLICE GAAS BUS LOGIC LSI FOR A HIGH-SPEED PARALLEL PROCESSING SYSTEM
    KAMEYAMA, A
    KAWAKYU, K
    SASAKI, T
    SESHITA, T
    TERADA, T
    KITAURA, Y
    TOYODA, N
    MAEDA, A
    GAAS IC SYMPOSIUM /: TECHNICAL DIGEST 1989, 1989, : 105 - 108
  • [22] AN 8-B SLICE GAAS BUS LOGIC LSI FOR A HIGH-SPEED PARALLEL PROCESSING SYSTEM
    KAMEYAMA, A
    KAWAKYU, K
    SASAKI, T
    SESHITA, T
    TERADA, T
    KITAURA, Y
    UCHITOMI, N
    MIZOGUCHI, T
    TOYODA, N
    MAEDA, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (06) : 826 - 832
  • [24] Advanced InP DHBT Process for High Speed LSI circuits
    Urteaga, M.
    Pierson, R.
    Rowell, P.
    Choe, M.
    Mensa, D.
    Brar, B.
    2008 IEEE 20TH INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2008, : 595 - 599
  • [25] AN ADVANCED PSA TECHNOLOGY FOR HIGH-SPEED BIPOLAR LSI
    NAKASHIBA, H
    ISHIDA, I
    AOMURA, K
    NAKAMURA, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (08) : 1390 - 1394
  • [26] New architecture for high-speed neural network LSI
    NTT Integrated Information &, Energy Systems Lab
    NTT R&D, 3 (247-254):
  • [27] AN ADVANCED PSA TECHNOLOGY FOR HIGH-SPEED BIPOLAR LSI
    NAKASHIBA, H
    ISHIDA, I
    AOMURA, K
    NAKAMURA, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (04) : 455 - 459
  • [28] A NEW TRANSISTOR STRUCTURE FOR HIGH-SPEED BIPOLAR LSI
    SAKURAI, H
    AKASAKA, Y
    MURAKAMI, K
    KIJIMA, K
    NAKATA, H
    JAPANESE JOURNAL OF APPLIED PHYSICS, 1980, 19 : 181 - 185
  • [29] Robust LSI architecture and its high speed viterbi decoder
    Hatakawa, Y
    Miyanaga, Y
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 577 - 580
  • [30] PROCESSING TOOLS IN HIGH SPEED PROCESSING
    Skvaza, M.
    Botak, Z.
    TEHNICKI GLASNIK-TECHNICAL JOURNAL, 2010, 4 (1-2): : 32 - 36