Robust LSI architecture and its high speed viterbi decoder

被引:0
|
作者
Hatakawa, Y [1 ]
Miyanaga, Y [1 ]
机构
[1] Hokkaido Univ, Grad Sch Informat Sci & Technol, Div Media & Network Technol, Sapporo, Hokkaido 0608628, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a robust LSI architecture which avoids all malfunctions and makes the system work correctly. The proposed architecture realizes a robust design only by using small overhead since it reconfigures all circuits to eliminate malfunctions by using switches. This method has the advantages of a conventional fault tolerant system. As one of these advantages, all resources are effectively used in comparison with conventional fault tolerant systems which usually apply duplicated modules and thus uses many redundant modules. In addition, this paper introduces a robust architecture of the high-speed Viterbi decoder as an example and evaluates the validity of the proposed architecture.
引用
收藏
页码:577 / 580
页数:4
相关论文
共 50 条
  • [1] A Novel Architecture for High-Speed Viterbi Decoder
    Lee, Yang-Han
    Jan, Yih-Guang
    Tseng, Hsien-Wei
    Chuang, Ming-Hsueh
    Peng, Chiung-Hsuan
    Lee, Wei-Tsong
    Chen, Chih-Tsung
    JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2006, 9 (04): : 343 - 352
  • [2] High speed low power architecture for memory management in a Viterbi decoder
    Boutillon, E
    Demassieux, N
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 284 - 287
  • [3] A new low-power and high speed viterbi decoder architecture
    Choi, Chang-Jin
    Yoon, Sang-Hun
    Chong, Jong-Wha
    Lin, Shouyin
    UBIQUITOUS CONVERGENCE TECHNOLOGY, 2007, 4412 : 283 - +
  • [4] A High-Speed Viterbi Decoder
    Li, Qing
    Li, Xuan-zhong
    Jiang, Han-hong
    He, Wen-hao
    ICNC 2008: FOURTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 7, PROCEEDINGS, 2008, : 313 - +
  • [5] Robust VLSI architecture for system-on-chip design and its implementation in viterbi decoder
    Hatakawa, Y
    Yoshizawa, S
    Miyanaga, Y
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 25 - 28
  • [6] Real-Time Area Efficient and High Speed Architecture Design of Viterbi Decoder
    Middya, Amitava
    Dhar, Anindya S.
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 246 - 250
  • [7] Interleaved convolutional code and its Viterbi decoder architecture
    Kong, JJ
    Parhi, KK
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2003, 2003 (13) : 1328 - 1334
  • [8] Interleaved Convolutional Code and Its Viterbi Decoder Architecture
    Jun Jin Kong
    Keshab K. Parhi
    EURASIP Journal on Advances in Signal Processing, 2003
  • [9] A multi-path high speed Viterbi decoder
    Obeid, AM
    García, A
    Petrov, M
    Glesner, M
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 1160 - 1163
  • [10] Architecture of a high-rate VLSI Viterbi decoder
    Casseau, E
    Luthi, E
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 21 - 24