Robust LSI architecture and its high speed viterbi decoder

被引:0
|
作者
Hatakawa, Y [1 ]
Miyanaga, Y [1 ]
机构
[1] Hokkaido Univ, Grad Sch Informat Sci & Technol, Div Media & Network Technol, Sapporo, Hokkaido 0608628, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a robust LSI architecture which avoids all malfunctions and makes the system work correctly. The proposed architecture realizes a robust design only by using small overhead since it reconfigures all circuits to eliminate malfunctions by using switches. This method has the advantages of a conventional fault tolerant system. As one of these advantages, all resources are effectively used in comparison with conventional fault tolerant systems which usually apply duplicated modules and thus uses many redundant modules. In addition, this paper introduces a robust architecture of the high-speed Viterbi decoder as an example and evaluates the validity of the proposed architecture.
引用
收藏
页码:577 / 580
页数:4
相关论文
共 50 条
  • [31] Power and area optimized adaptive Viterbi decoder for high speed communication applications
    Namratha
    Bakhar M.
    International Journal of Information Technology, 2023, 15 (1) : 45 - 52
  • [32] High speed area efficient configurable Viterbi decoder for WiFi and WiMAX systems
    Nandula, Sridhar
    Rao, Yepuri Sudhakara
    Embanath, Siva Prasad
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1396 - 1399
  • [33] The design of high-speed and low power consumption bidirection Viterbi decoder
    Li, Song
    Yi, Qing-Ming
    PROCEEDINGS OF 2006 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2006, : 3886 - +
  • [34] High performance Viterbi decoder design
    V. Kavitha
    S. Mohanraj
    Cluster Computing, 2019, 22 : 7063 - 7068
  • [35] Reconfigurable Viterbi Decoder on Mesh Connected Multiprocessor Architecture
    Rajore, Ritesh
    Garga, Ganesh
    Jamadagni, H. S.
    Nandy, S. K.
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 49 - +
  • [36] High Performance Viterbi Decoder on Cell/BE
    Lai Junjie
    Tang Jun
    Peng Yingning
    Chen Jianwen
    CHINA COMMUNICATIONS, 2009, 6 (02) : 150 - 156
  • [37] High performance Viterbi decoder design
    Kavitha, V.
    Mohanraj, S.
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2019, 22 (Suppl 3): : S7063 - S7068
  • [38] Speed optimization of a FPGA based modified Viterbi Decoder
    Chakraborty, D.
    Raha, P.
    Bhattacharya, A.
    Dutta, R.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [39] A low-power VLSI architecture for the Viterbi decoder
    Ju, WS
    Shieh, MD
    Sheu, MH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1201 - 1204
  • [40] VLSI implementation of a high-speed and low-power punctured Viterbi decoder
    Li, Q
    You, YX
    Wang, JX
    Ye, YZ
    2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 1205 - 1208