Robust LSI architecture and its high speed viterbi decoder

被引:0
|
作者
Hatakawa, Y [1 ]
Miyanaga, Y [1 ]
机构
[1] Hokkaido Univ, Grad Sch Informat Sci & Technol, Div Media & Network Technol, Sapporo, Hokkaido 0608628, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a robust LSI architecture which avoids all malfunctions and makes the system work correctly. The proposed architecture realizes a robust design only by using small overhead since it reconfigures all circuits to eliminate malfunctions by using switches. This method has the advantages of a conventional fault tolerant system. As one of these advantages, all resources are effectively used in comparison with conventional fault tolerant systems which usually apply duplicated modules and thus uses many redundant modules. In addition, this paper introduces a robust architecture of the high-speed Viterbi decoder as an example and evaluates the validity of the proposed architecture.
引用
收藏
页码:577 / 580
页数:4
相关论文
共 50 条
  • [21] A Novel High-Speed Configurable Viterbi Decoder for Broadband Access
    Mohammed Benaissa
    Yiqun Zhu
    EURASIP Journal on Advances in Signal Processing, 2003
  • [22] Design of High Speed Low Power Viterbi Decoder for TCM System
    Nargis, J.
    Vaithiyanathan, D.
    Seshasayanan, R.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 185 - 190
  • [23] A low power and high speed viterbi decoder chip for WLAN applications
    Lin, CC
    Wu, CC
    Lee, CY
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 723 - 726
  • [24] A differential architecture for an online analog Viterbi decoder
    Maunu, Janne
    Laiho, Mika
    Paasio, Ari
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (04) : 1133 - 1140
  • [25] Viterbi detector architecture for high speed optical storage
    Choi, SH
    Kong, JJ
    Chung, BG
    Kim, YH
    IEEE TENCON'97 - IEEE REGIONAL 10 ANNUAL CONFERENCE, PROCEEDINGS, VOLS 1 AND 2: SPEECH AND IMAGE TECHNOLOGIES FOR COMPUTING AND TELECOMMUNICATIONS, 1997, : 89 - 92
  • [26] Viterbi decoder architecture for interleaved convolutional code
    Kong, JJ
    Parhi, KK
    THIRTY-SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS - CONFERENCE RECORD, VOLS 1 AND 2, CONFERENCE RECORD, 2002, : 1934 - 1937
  • [27] High performance and cost effective memory architecture for an HDTV decoder LSI
    Takizawa, T
    Tajime, J
    Harasaki, H
    ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI, 1999, : 1981 - 1984
  • [28] A high speed VLSI architecture of adaptive equalizer and viterbi decoder for EPR-IV magnetic disk read channel
    Choi, BY
    Song, BS
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1999, 35 : S953 - S959
  • [29] Viterbi decoder for high-speed ultra-wideband communication systems
    Tang, J
    Parhi, KK
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 37 - 40
  • [30] High-speed Viterbi decoder: An efficient scheduling method to exploit the pipelining
    Boo, M
    Arguello, F
    Bruguera, JD
    Zapata, EL
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 165 - 174