High speed LSI processing for the RSA cryptogram

被引:0
|
作者
Fujisawa, Y [1 ]
Fuwa, Y [1 ]
Yamazaki, Y [1 ]
机构
[1] Nagano Natl Coll Technol, Nagano 3818553, Japan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, we developed a high speed LSI for encoding and decoding the RSA cryptogram and describe the processing method in this paper. This cryptogram is used not only for encrypting data, but also for such purposes as authentication. However, the RSA encoding and decoding processes take a long time because they require a great deal of calculations. As a result, this cryptogram is not suited for practical use. In order to make a high-speed processing method, we introduce the following Ideas: 1. To reduce the number of summation operations, we increase the number of coding bits used to represent a digit. 2. We propose a high-speed addition operation for handling the case in which each digit has a large number of bits. 3. We guarantee the value of modulo operations by determining the possible range and create parallel subtraction circuits as a result. By applying these concepts, we are able to reduce processing times comparing to the previous methods. We also developed the LSI to realize our proposed algorithm.
引用
收藏
页码:2196 / 2200
页数:5
相关论文
共 50 条
  • [41] Special issue on ultra-high-speed IC and LSI technology
    Akagi, J
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (03) : 407 - 408
  • [42] VERY HIGH SPEED BIPOLAR LSI PROCESS TECHNOLOGY: SST.
    Sakai, Tetsushi
    Konaka, Shinsuke
    Yamamoto, Yousuke
    Kobayashi, Yoshiji
    Denki Tsushin Kenkyujo kenkyu jitsuyoka hokoku, 1987, 36 (04): : 491 - 497
  • [43] HIGH-SPEED TIME SWITCH USING GAAS LSI TECHNOLOGY
    SHIMAZU, Y
    TAKADA, T
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1986, 4 (01) : 32 - 38
  • [44] HIGH-SPEED PROCESSING
    不详
    ENGINEER, 1984, 258 (6676) : 35 - 35
  • [45] A high-speed, low latency RSA decryption silicon core
    McIvor, C
    McLoone, M
    McCanny, JV
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 133 - 136
  • [46] ANODIC PROCESSING FOR MULTILEVEL LSI
    SCHWARTZ, GC
    PLATTER, V
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1975, 122 (03) : C74 - C74
  • [47] ANODIC PROCESSING FOR MULTILEVEL LSI
    SCHWARTZ, GC
    PLATTER, V
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1976, 123 (01) : 34 - 37
  • [48] ULTRA-HIGH SPEED LSI CHARACTERIZATION TEST SYSTEM FROM VERISYS
    TAMAMA, T
    NTT REVIEW, 1991, 3 (04): : 111 - 116
  • [49] DEPLETION GAAS LSI HIGH-SPEED 32-BIT ADDER
    YAMAMOTO, R
    HIGASHISAKA, A
    ASAI, S
    TSUJI, T
    TAKAYAMA, Y
    YANO, S
    NEC RESEARCH & DEVELOPMENT, 1983, (71): : 98 - 105
  • [50] DEVELOPMENT OF DARC DECODING LSI FOR HIGH-SPEED FM SUBCARRIER SYSTEM
    SUKA, M
    HIRAKOSO, Y
    TAKAHASHI, Y
    KURODA, T
    TAKADA, M
    FUJIWARA, M
    TOMIDA, Y
    OKADA, S
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (03) : 570 - 579