A new 6-bit flash A/D converter using novel two-step structure

被引:0
|
作者
Hsia, Shih-Chang [1 ]
Lee, Wen-Ching [1 ]
机构
[1] Natl Kaohsiung Univ Sci & Technol 1, Dept Comp & Commun Engn, Kaohsiung, Taiwan
关键词
A/D converter; CMOS inverter; flash;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we develop a new kind of 6-bit flash ADC with a new two-step structure to greatly reduce the chip size. The first coarse 4-bit uses an array of CMOS inverters rather than comparators for flash conversion. To detect various input signal levels, we adjust the ratio of channel length and width in the CMOS inverters to change the transition threshold. The result of coarse 4-bit is used to generate a reference level for fine 2-bit converting using full parallel structure. The advantages are that the ADC circuit can save reference resistors and reduce power dissipation. The new 6-bit ADC chip dissipates only 13mW using 0.35um process when it works at 100MHz.
引用
收藏
页码:103 / +
页数:4
相关论文
共 50 条
  • [31] An Effective 6-bit Flash ADC using Low Power CMOS Technology
    Reddy, M. Subba
    Rahaman, S. Tipu
    2013 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING TECHNOLOGIES (ICACT), 2013,
  • [32] SI BIPOLAR 2-GHZ 6-BIT FLASH A/D CONVERSION LSI
    WAKIMOTO, T
    AKAZAWA, Y
    KONAKA, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) : 1345 - 1350
  • [33] A two-step A/D converter in digital CMOS processes
    Lin, TC
    Wu, JC
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 177 - 180
  • [34] Design of a current mode 6-bit 100 MS/s flash A/D converter with 0.75 pJ/conv-lev FoM
    Galdi, Ivano
    Bonizzoni, Edoardo
    Maloberti, Franco
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 69 - 72
  • [35] Cryogenic Operation of 3D Flash Memory for New Applications and Bit Cost Scaling with 6-Bit per Cell (HLC) and Beyond
    Aiba, Yuta
    Tanaka, Hitomi
    Maeda, Takashi
    Sawa, Keiichi
    Kikushima, Fumie
    Miura, Masayuki
    Fujisawa, Toshio
    Matsuo, Mie
    Sanuki, Tomoya
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [36] A 10-bit 500Ms/s two-step flash ADC
    Celebi, A
    Aytar, O
    Tangel, A
    EUROCON 2005: THE INTERNATIONAL CONFERENCE ON COMPUTER AS A TOOL, VOL 1 AND 2 , PROCEEDINGS, 2005, : 898 - 901
  • [37] Two-Step Flash ADC Using Standard Cell Based Flash ADCs
    Rahul, E.
    Siddharth, R. K.
    Sharma, Vivek
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 292 - 295
  • [38] AN 8-BIT 2-STEP FLASH A/D CONVERTER FOR VIDEO APPLICATIONS
    CREMONESI, A
    MALOBERTI, F
    TORELLI, G
    VACCHI, C
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 111 - 114
  • [39] A VERSATILE BIPOLAR MONOLITHIC 6-BIT A-D CONVERTER FOR 100 MHZ SAMPLE FREQUENCY
    EMMERT, G
    NAVRATIL, E
    PARZEFALL, F
    RYDVAL, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 1030 - 1032
  • [40] A simple 6-bit neural-based A/D converter employing only CMOS inverters
    Pham, CK
    Tanaka, M
    Shono, K
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 357 - 360