A new 6-bit flash A/D converter using novel two-step structure

被引:0
|
作者
Hsia, Shih-Chang [1 ]
Lee, Wen-Ching [1 ]
机构
[1] Natl Kaohsiung Univ Sci & Technol 1, Dept Comp & Commun Engn, Kaohsiung, Taiwan
关键词
A/D converter; CMOS inverter; flash;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we develop a new kind of 6-bit flash ADC with a new two-step structure to greatly reduce the chip size. The first coarse 4-bit uses an array of CMOS inverters rather than comparators for flash conversion. To detect various input signal levels, we adjust the ratio of channel length and width in the CMOS inverters to change the transition threshold. The result of coarse 4-bit is used to generate a reference level for fine 2-bit converting using full parallel structure. The advantages are that the ADC circuit can save reference resistors and reduce power dissipation. The new 6-bit ADC chip dissipates only 13mW using 0.35um process when it works at 100MHz.
引用
收藏
页码:103 / +
页数:4
相关论文
共 50 条
  • [21] Analysis of Analog Comparators Using a 6-Bit Flash ADC Architecture
    Begum, Farhana
    Sarma, Smita
    Mishra, Sandeep
    Dandapat, Anup
    INTERNATIONAL CONFERENCE ON INTELLIGENT DATA COMMUNICATION TECHNOLOGIES AND INTERNET OF THINGS, ICICI 2018, 2019, 26 : 23 - 30
  • [22] A 6-bit 1-GS/s Two-Step SAR ADC in 40-nm CMOS
    Tai, Hung-Yen
    Tsai, Cheng-Hsueh
    Tsai, Pao-Yang
    Chen, Hung-Wei
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (05) : 339 - 343
  • [23] A 1.8-GS/s 6-Bit Two-Step SAR ADC in 65-nm CMOS
    Meng, Xiangyu
    Kong, Weihao
    Yang, Haifeng
    Li, Yecong
    Li, Xuan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [24] A 1-GS/s 6-Bit Two-Channel Two-Step ADC in 0.13-μm CMOS
    Chen, Hung-Wei
    Chen, I-Ching
    Tseng, Huan-Chieh
    Chen, Hsin-Shu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3051 - 3059
  • [25] A two-step dynamic reference A/D converter
    Li Danping
    Liter, Siek
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 232 - 235
  • [26] A 5-BIT, 2.2 GS/S MONOLITHIC A/D CONVERTER WITH GIGAHERTZ BANDWIDTH, AND 6-BIT A/D CONVERTER SYSTEM
    DUCOURANT, T
    MEIGNANT, D
    BERTSCH, P
    WRIGHT, M
    GAAS IC SYMPOSIUM /: TECHNICAL DIGEST 1989, 1989, : 337 - 340
  • [27] A 12-MW 6-BIT VIDEO-FREQUENCY A/D CONVERTER
    HOTTA, M
    SHIMIZU, T
    MAIO, K
    NAKAZATO, K
    UEDA, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 939 - 943
  • [28] A 6-BIT 150MHz competition encoding flash analog-to-digital converter
    Chen, C
    Guo, YH
    Ren, JY
    Wang, ZG
    Zhang, QL
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 926 - 928
  • [29] A Novel Low power 6-bit FLASH ADC using Charge steering amplifier For RF Applications
    Movva, Krishna Kumar
    Azeemuddin, Syed
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [30] 6-BIT/200-MHZ FULL NYQUIST A/D CONVERTER.
    Zojer, Bernhard
    Petschacher, Reinhard
    Luschnig, Werner A.
    1984, (SC-20)