Analysis of Analog Comparators Using a 6-Bit Flash ADC Architecture

被引:0
|
作者
Begum, Farhana [1 ]
Sarma, Smita [1 ]
Mishra, Sandeep [2 ]
Dandapat, Anup [1 ]
机构
[1] Natl Inst Technol Meghalaya, Dept Elect & Commun Engn, Shillong, Meghalaya, India
[2] Indian Inst Informat Technol Pune, Dept Elect & Commun Engn, Sudumbare, India
关键词
Differential-non-linearity (DNL); Figure-of-merit (FoM); Integrated-non-linearity (INL); Spurious-free-dynamic-range (SFDR); Signal-to-noise-distortion-ratio (SNDR); LOW-POWER;
D O I
10.1007/978-3-030-03146-6_3
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper is based on the design of a 6-bit, 2.5 GS/s flash analog-to-digital converter (ADC). Lower power consumption is a prime objective in this paper. As analog comparators are the basic building blocks of any ADC, this work makes an insight into static and dynamic latched analog comparators and also draws a comparison between different works based on various parameters. Thereafter, it uses the optimized design amongst these comparators for flash ADC design. Power-delay characteristics as well as noise parameters such as offset voltage and kickback noise of the comparators are calculated keeping 1 V supply and a detailed analysis is done. Simulations are made in CADENCE using 45 nm CMOS technology yielding a SNDR of 57.7 dB, SFDR of 61 dB and FoM of 15 fJ/conv-step at Nyquist frequency of 2.5 GHz with an input frequency of 20 MHz and supply voltage 1 V. The power consumption is seen to be 2.4 mW with INL and DNL of 0.4 LSB and 0.2 LSB at the sampling frequency of 2.5 GS/s.
引用
收藏
页码:23 / 30
页数:8
相关论文
共 50 条
  • [2] 6-bit flash ADC with dynamic element matching
    Sall, Erik
    Vesterbacka, Mark
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 159 - +
  • [3] An Effective 6-bit Flash ADC using Low Power CMOS Technology
    Reddy, M. Subba
    Rahaman, S. Tipu
    2013 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING TECHNOLOGIES (ICACT), 2013,
  • [4] Design and Analysis of High Speed and Low Power 6-bit Flash ADC
    Kalyani, Nayana
    Monica, M.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 742 - 747
  • [6] FAST 6-BIT ADC
    CENTRO, S
    NUCLEAR INSTRUMENTS & METHODS, 1974, 119 (03): : 595 - 598
  • [7] A power efficient decoder for 2GHz, 6-bit CMOS Flash-ADC architecture
    Ali, SM
    Raut, R
    Sawan, M
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 123 - 126
  • [8] TRACKING SCHEME GIVES 6-BIT FLASH ADC SPEEDY, 14-BIT RESOLUTION
    CHESTER, M
    ELECTRONIC DESIGN, 1983, 31 (07) : 38 - 38
  • [9] A 2-GS/s 6-bit Flash ADC with Offset Calibration
    Lin, Ying-Zu
    Lin, Cheng-Wu
    Chang, Soon-Jyh
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 381 - 384
  • [10] A Novel Low power 6-bit FLASH ADC using Charge steering amplifier For RF Applications
    Movva, Krishna Kumar
    Azeemuddin, Syed
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,