A new 6-bit flash A/D converter using novel two-step structure

被引:0
|
作者
Hsia, Shih-Chang [1 ]
Lee, Wen-Ching [1 ]
机构
[1] Natl Kaohsiung Univ Sci & Technol 1, Dept Comp & Commun Engn, Kaohsiung, Taiwan
关键词
A/D converter; CMOS inverter; flash;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we develop a new kind of 6-bit flash ADC with a new two-step structure to greatly reduce the chip size. The first coarse 4-bit uses an array of CMOS inverters rather than comparators for flash conversion. To detect various input signal levels, we adjust the ratio of channel length and width in the CMOS inverters to change the transition threshold. The result of coarse 4-bit is used to generate a reference level for fine 2-bit converting using full parallel structure. The advantages are that the ADC circuit can save reference resistors and reduce power dissipation. The new 6-bit ADC chip dissipates only 13mW using 0.35um process when it works at 100MHz.
引用
收藏
页码:103 / +
页数:4
相关论文
共 50 条
  • [1] A low-power flash A/D converter using new two-step structure
    Hsia, Shih-Chang
    Lee, Wen-Ching
    WSEAS Transactions on Circuits and Systems, 2007, 6 (01): : 70 - 75
  • [2] 6-bit 500 MHz flash A/D converter with new design techniques
    Hsu, CW
    Kuo, TH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2003, 150 (05): : 460 - 464
  • [3] A 6-BIT MONOLITHIC VIDEO FLASH CONVERTER
    LONSBOROUGH, M
    MICROELECTRONICS AND RELIABILITY, 1981, 21 (06): : 837 - 850
  • [4] A 6-BIT JOSEPHSON FLASH A/D CONVERTER WITH GHz INPUT BANDWIDTH
    Bradley, Paul
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1993, 3 (01) : 2550 - 2557
  • [5] Error suppressing encode logic of FCDL in 6-bit flash A/D converter
    Ono, K
    Matsuura, T
    Imaizumi, E
    Okazawa, H
    Shimokawa, R
    PROCEEDINGS OF THE 1996 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1996, : 200 - 203
  • [6] A 6-bit, Two-step, Successive Approximation Logarithmic ADC for Biomedical Applications
    Sundarasaradula, Yuwadee
    Constandinou, Timothy G.
    Thanachayanont, Apinunt
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 25 - 28
  • [7] A 6-Bit 20 GS/s Time-Interleaved Two-Step Flash ADC in 40 nm CMOS
    Oh, Dong-Ryeol
    ELECTRONICS, 2022, 11 (19)
  • [8] A bipolar ECL comparator for a 4 GS/s and 6-bit flash A-to-D converter
    Kawada, S
    Sugimoto, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 1022 - 1024
  • [9] New logarithmic two-step flash A/D converter with digital error correction for MOS technology
    Guilherme, J
    Vital, J
    Franca, JE
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 881 - 884
  • [10] Efficient 6-bit A/D converter using a 1-bit folding front end
    Nagaraj, K
    Chen, F
    Le, T
    Viswanathan, TR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1056 - 1062