6-bit 500 MHz flash A/D converter with new design techniques

被引:7
|
作者
Hsu, CW [1 ]
Kuo, TH [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
来源
关键词
D O I
10.1049/ip-cds:20030604
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The authors present a 6-bit 500 Msample/s CMOS flash analogue-to-digital converter (ADC) with new design techniques. A technique referred to as the new autozeroing with interpolation (NAI) technique is proposed to include both autozeroing without idle time and interpolation operations at the same time in this high-speed low-latency flash ADC. A switching preamplifier is used in NAI to avoid using non-overlapped control signals required by conventional autozeroing ADCs and to eliminate the interference, caused by the high-speed autozeroing operation, at input nodes. Also, NAI has the benefit of a single-phase control to avoid synchronisation problems since multiphase clock signals are necessary for flash ADCs with autozeroing. While charge injection and feedthrough in NAI limit the ADC performance, a capacitor averaging technique is incorporated with NAI to decrease these errors. A negative impedance compensation technique is used to overcome the speed limitation of interpolation operations so that the ADC can operate at a high sampling rate. The designed ADC is fabricated in 0.25 mum 1P5M CMOS technology and occupies an active area of 0.3 mm(2). The measurement results show that the design can achieve a sampling rate of 500 MHz with a SNR > 30 dB. The total chip draws 261 mW from a 2.5 V power supply.
引用
收藏
页码:460 / 464
页数:5
相关论文
共 50 条
  • [1] 6-BIT 25 MHZ NMOS PARALLEL A/D CONVERTER
    FIELDER, HL
    ZIMMER, G
    ELECTRONICS LETTERS, 1983, 19 (09) : 348 - 349
  • [2] A 6-BIT MONOLITHIC VIDEO FLASH CONVERTER
    LONSBOROUGH, M
    MICROELECTRONICS AND RELIABILITY, 1981, 21 (06): : 837 - 850
  • [3] A 6-BIT/200-MHZ FULL NYQUIST A/D CONVERTER
    ZOJER, B
    PETSCHACHER, R
    LUSCHNIG, WA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (03) : 780 - 786
  • [4] A 6-BIT JOSEPHSON FLASH A/D CONVERTER WITH GHz INPUT BANDWIDTH
    Bradley, Paul
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1993, 3 (01) : 2550 - 2557
  • [5] 75-MHZ, 6-BIT FLASH A/D CONVERTER SPECS FULL MIL-TEMPERATURE RANGE
    TRAVIS, B
    EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1984, 29 (04): : 79 - 79
  • [6] A new 6-bit flash A/D converter using novel two-step structure
    Hsia, Shih-Chang
    Lee, Wen-Ching
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 103 - +
  • [7] 6-BIT/200-MHZ FULL NYQUIST A/D CONVERTER.
    Zojer, Bernhard
    Petschacher, Reinhard
    Luschnig, Werner A.
    1984, (SC-20)
  • [8] A 6-BIT 150MHz competition encoding flash analog-to-digital converter
    Chen, C
    Guo, YH
    Ren, JY
    Wang, ZG
    Zhang, QL
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 926 - 928
  • [9] Error suppressing encode logic of FCDL in 6-bit flash A/D converter
    Ono, K
    Matsuura, T
    Imaizumi, E
    Okazawa, H
    Shimokawa, R
    PROCEEDINGS OF THE 1996 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1996, : 200 - 203
  • [10] A VERSATILE BIPOLAR MONOLITHIC 6-BIT A-D CONVERTER FOR 100 MHZ SAMPLE FREQUENCY
    EMMERT, G
    NAVRATIL, E
    PARZEFALL, F
    RYDVAL, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 1030 - 1032