6-bit 500 MHz flash A/D converter with new design techniques

被引:7
|
作者
Hsu, CW [1 ]
Kuo, TH [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
来源
关键词
D O I
10.1049/ip-cds:20030604
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The authors present a 6-bit 500 Msample/s CMOS flash analogue-to-digital converter (ADC) with new design techniques. A technique referred to as the new autozeroing with interpolation (NAI) technique is proposed to include both autozeroing without idle time and interpolation operations at the same time in this high-speed low-latency flash ADC. A switching preamplifier is used in NAI to avoid using non-overlapped control signals required by conventional autozeroing ADCs and to eliminate the interference, caused by the high-speed autozeroing operation, at input nodes. Also, NAI has the benefit of a single-phase control to avoid synchronisation problems since multiphase clock signals are necessary for flash ADCs with autozeroing. While charge injection and feedthrough in NAI limit the ADC performance, a capacitor averaging technique is incorporated with NAI to decrease these errors. A negative impedance compensation technique is used to overcome the speed limitation of interpolation operations so that the ADC can operate at a high sampling rate. The designed ADC is fabricated in 0.25 mum 1P5M CMOS technology and occupies an active area of 0.3 mm(2). The measurement results show that the design can achieve a sampling rate of 500 MHz with a SNR > 30 dB. The total chip draws 261 mW from a 2.5 V power supply.
引用
收藏
页码:460 / 464
页数:5
相关论文
共 50 条
  • [31] A 6-bit digital to analogue converter based on current mirrors
    Yi, Shu-Chung
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (09) : 1291 - 1298
  • [32] Cryogenic Operation of 3D Flash Memory for New Applications and Bit Cost Scaling with 6-Bit per Cell (HLC) and Beyond
    Aiba, Yuta
    Tanaka, Hitomi
    Maeda, Takashi
    Sawa, Keiichi
    Kikushima, Fumie
    Miura, Masayuki
    Fujisawa, Toshio
    Matsuo, Mie
    Sanuki, Tomoya
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [33] Design of a 1.8 v 6-bit folding interpolation CMOS A/D converter with a 0.93 [pJ/convstep] figure-of-merit
    Hwang, Sanghoon
    Moon, Junho
    Song, Minkyu
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (02): : 213 - 219
  • [34] Analysis of Analog Comparators Using a 6-Bit Flash ADC Architecture
    Begum, Farhana
    Sarma, Smita
    Mishra, Sandeep
    Dandapat, Anup
    INTERNATIONAL CONFERENCE ON INTELLIGENT DATA COMMUNICATION TECHNOLOGIES AND INTERNET OF THINGS, ICICI 2018, 2019, 26 : 23 - 30
  • [35] A simple 6-bit neural-based A/D converter employing only CMOS inverters
    Pham, CK
    Tanaka, M
    Shono, K
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 357 - 360
  • [36] AN 8-BIT FLASH A/D CONVERTER
    ZAZZU, V
    ELECTRONIC ENGINEERING, 1982, 54 (672): : 51 - &
  • [37] Design of a 6-bit 1GSPS fully folded CMOS A/D converter for Ultra Wide Band (UWB) applications
    Lee, Doobock
    Yeo, Seungjin
    Kang, Heewon
    Kim, Daeyoon
    Moon, Junho
    Song, Minkyu
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 113 - 116
  • [38] Design of a 1.8V 6-bit 100MSPS 5mW CMOS A/D converter with low power folding-interpolation techniques
    Hwang, Sanghoon
    Moon, Junho
    Jung, Seunghwi
    Song, Minkyu
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 548 - +
  • [39] 200-800MHz 6-Bit CMOS有源移相器设计
    段宗明
    马强
    王晓东
    唐小兰
    林福江
    中国集成电路, 2015, 24 (10) : 37 - 42
  • [40] A 2-Gsps 6-bit flash analog-to-digital converter in 0.18-μm CMOS process
    Liu H.
    Meng Q.
    Wang Z.
    Gaojishu Tongxin/Chinese High Technology Letters, 2010, 20 (02): : 180 - 184