Performability/Energy Tradeoff in Error-Control Schemes for On-Chip Networks

被引:36
|
作者
Ejlali, Alireza [1 ]
Al-Hashimi, Bashir M. [2 ]
Rosinger, Paul [2 ]
Miremadi, Seyed Ghassem [1 ]
Benini, Luca [3 ]
机构
[1] Sharif Univ Technol, Tehran, Iran
[2] Univ Southampton, Southampton SO17 1BJ, Hants, England
[3] Univ Bologna, I-40136 Bologna, Italy
基金
英国工程与自然科学研究理事会;
关键词
Error correction; low power; on-chip network; performance; reliability; ROBUST;
D O I
10.1109/TVLSI.2008.2000994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High reliability against noise, high performance, and low energy consumption are key objectives in the design of on-chip networks. Recently some researchers have considered the impact of various error-control schemes on these objectives and on the tradeoff between them. In all these works performance and reliability are measured separately. However, we will argue in this paper that the use of error-control schemes in on-chip networks results in degradable systems, hence, performance and reliability must be measured jointly using a unified measure, i.e., performability. Based on the traditional concept of performability, we provide a definition for the "Interconnect Performability". Analytical models are developed for interconnect performability and expected energy consumption. A detailed comparative analysis of the error-control schemes using the performability analytical models and SPICE simulations is provided taking into consideration voltage swing variations (used to reduce interconnect energy consumption) and variations in wire length. Furthermore, the impact of noise power and time constraint on the effectiveness of error-control schemes are analyzed.
引用
收藏
页码:1 / 14
页数:14
相关论文
共 50 条
  • [21] FLOW-CONTROL SCHEMES AND DELAY LOSS TRADEOFF IN ATM NETWORKS
    OHNISHI, H
    OKADA, T
    NOGUCHI, K
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1988, 6 (09) : 1609 - 1616
  • [22] End-to-End Error Correction and Online Diagnosis for On-Chip Networks
    Shamshiri, Saeed
    Ghofrani, Amirali
    Cheng, Kwang-Ting
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [23] Elastic-Buffer Flow Control for On-Chip Networks
    Michelogiannakis, George
    Balfour, James
    Dally, William J.
    HPCA-15 2009: FIFTEENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2009, : 151 - 162
  • [24] Cbufferless: A Novel Congestion Control for Bufferless Networks On-Chip
    Yan, Jili
    Lin, Xiaola
    Lai, Guoming
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTER SCIENCE AND ENGINEERING (CSE 2013), 2013, 42 : 148 - 151
  • [25] An energy efficiency model for adaptive and custom error control schemes in Bluetooth sensor networks
    Kleinschmidt, Joao H.
    Borelli, Walter C.
    Pellenz, Marcelo E.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2009, 63 (03) : 188 - 199
  • [26] Coverage and energy tradeoff in density control on sensor networks
    Shang, Y
    Shi, HC
    11TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, VOL I, PROCEEDINGS, 2005, : 564 - 570
  • [27] Performance Comparison of Error-Control Schemes in Collaborative Multiple-Input Multiple-Output Systems
    Taromaru, Hokuto
    Murata, Hidekazu
    2022 IEEE 96TH VEHICULAR TECHNOLOGY CONFERENCE (VTC2022-FALL), 2022,
  • [28] On the error-control coding techniques used hn GSM/EDGE radio access networks
    Pribylov, VP
    Balyberdina, MA
    2004 INTERNATIONAL SIBERIAN WORKSHOPS AND TUTORIALS ON ELECTRON DEVICES AND MATERIALS, EDM 2004, PROCEEDINGS, 2004, : 92 - 94
  • [29] A fault model notation and error-control scheme for switch-to-switch buses in a network-on-chip
    Zimmer, H
    Jantsch, A
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 188 - 193
  • [30] Opportunistic Circuit-Switching for Energy Efficient On-Chip Networks
    He, Yuan
    Kondo, Masaaki
    2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,