Performability/Energy Tradeoff in Error-Control Schemes for On-Chip Networks

被引:36
|
作者
Ejlali, Alireza [1 ]
Al-Hashimi, Bashir M. [2 ]
Rosinger, Paul [2 ]
Miremadi, Seyed Ghassem [1 ]
Benini, Luca [3 ]
机构
[1] Sharif Univ Technol, Tehran, Iran
[2] Univ Southampton, Southampton SO17 1BJ, Hants, England
[3] Univ Bologna, I-40136 Bologna, Italy
基金
英国工程与自然科学研究理事会;
关键词
Error correction; low power; on-chip network; performance; reliability; ROBUST;
D O I
10.1109/TVLSI.2008.2000994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High reliability against noise, high performance, and low energy consumption are key objectives in the design of on-chip networks. Recently some researchers have considered the impact of various error-control schemes on these objectives and on the tradeoff between them. In all these works performance and reliability are measured separately. However, we will argue in this paper that the use of error-control schemes in on-chip networks results in degradable systems, hence, performance and reliability must be measured jointly using a unified measure, i.e., performability. Based on the traditional concept of performability, we provide a definition for the "Interconnect Performability". Analytical models are developed for interconnect performability and expected energy consumption. A detailed comparative analysis of the error-control schemes using the performability analytical models and SPICE simulations is provided taking into consideration voltage swing variations (used to reduce interconnect energy consumption) and variations in wire length. Furthermore, the impact of noise power and time constraint on the effectiveness of error-control schemes are analyzed.
引用
收藏
页码:1 / 14
页数:14
相关论文
共 50 条
  • [41] Design and evaluation of an energy efficient DiamondMesh topology for on-chip interconnection networks
    Varanasi, Lakshmi Kiranmai
    Srinivasarao, B. K. N.
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2022, 26 (3-4) : 161 - 187
  • [42] Energy-Optimized On-Chip Networks Using Reconfigurable Shortcut Paths
    Teimouri, Nasibeh
    Modarressi, Mehdi
    Tavakkol, Arash
    Sarbazi-azad, Hamid
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2011, 2011, 6566 : 231 - 242
  • [43] SEU-hardened energy recovery pipelined interconnects for on-chip networks
    Ejlali, Alireza
    Al-Hashimi, Bashir M.
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 67 - +
  • [44] An energy consumption characterization of on-chip interconnection networks for tiled CMP architectures
    Antonio Flores
    Juan L. Aragón
    Manuel E. Acacio
    The Journal of Supercomputing, 2008, 45 : 341 - 364
  • [45] Design and evaluation of an energy efficient DiamondMesh topology for on-chip interconnection networks
    Lakshmi Kiranmai Varanasi
    B. K. N Srinivasarao
    Design Automation for Embedded Systems, 2022, 26 : 161 - 187
  • [46] On-Chip Sensor Networks for Soft-Error Tolerant Real-Time Multiprocessor Systems-on-Chip
    Liu, Weichen
    Wang, Xuan
    Xu, Jiang
    Zhang, Wei
    Ye, Yaoyao
    Wu, Xiaowen
    Nikdast, Mahdi
    Wang, Zhehui
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2014, 10 (02)
  • [47] A network-on-chip with 3Gbps/wire serialized on-chip interconnect using adaptive control schemes
    Lee, Se-Joong
    Kim, Kwanho
    Kim, Hyejung
    Cho, Namjun
    Yoo, Hoi-Jun
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 77 - +
  • [48] A wrapper for low-power error-correcting data delivery in on-chip networks
    Wu, Chia-Ming
    Chi, Hsin-Chou
    Huang, Ying-Ming
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2662 - 2666
  • [49] Low-complexity adaptive error-control schemes for real-time scalable video transmission over WLANs
    Lee, Chen-Wei
    Sung, Tien-Wen
    Su, Yih-Ching
    Yang, Chu-Sing
    INTERNATIONAL JOURNAL OF AD HOC AND UBIQUITOUS COMPUTING, 2012, 9 (04) : 241 - 249
  • [50] A Flexible Parallel Simulator for Networks-on-Chip With Error Control
    Yu, Qiaoyan
    Ampadu, Paul
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (01) : 103 - 116