Performability/Energy Tradeoff in Error-Control Schemes for On-Chip Networks

被引:36
|
作者
Ejlali, Alireza [1 ]
Al-Hashimi, Bashir M. [2 ]
Rosinger, Paul [2 ]
Miremadi, Seyed Ghassem [1 ]
Benini, Luca [3 ]
机构
[1] Sharif Univ Technol, Tehran, Iran
[2] Univ Southampton, Southampton SO17 1BJ, Hants, England
[3] Univ Bologna, I-40136 Bologna, Italy
基金
英国工程与自然科学研究理事会;
关键词
Error correction; low power; on-chip network; performance; reliability; ROBUST;
D O I
10.1109/TVLSI.2008.2000994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High reliability against noise, high performance, and low energy consumption are key objectives in the design of on-chip networks. Recently some researchers have considered the impact of various error-control schemes on these objectives and on the tradeoff between them. In all these works performance and reliability are measured separately. However, we will argue in this paper that the use of error-control schemes in on-chip networks results in degradable systems, hence, performance and reliability must be measured jointly using a unified measure, i.e., performability. Based on the traditional concept of performability, we provide a definition for the "Interconnect Performability". Analytical models are developed for interconnect performability and expected energy consumption. A detailed comparative analysis of the error-control schemes using the performability analytical models and SPICE simulations is provided taking into consideration voltage swing variations (used to reduce interconnect energy consumption) and variations in wire length. Furthermore, the impact of noise power and time constraint on the effectiveness of error-control schemes are analyzed.
引用
收藏
页码:1 / 14
页数:14
相关论文
共 50 条
  • [31] The impact of error control schemes on lifetime of energy harvesting wireless sensor networks in industrial environments
    Tekin, Nazli
    Gungor, Vehbi Cagri
    COMPUTER STANDARDS & INTERFACES, 2020, 70
  • [32] An Energy-Efficient Multiwire Error Control Scheme for Reliable On-Chip Interconnects Using Hamming Product Codes
    Fu, Bo
    Ampadu, Paul
    VLSI DESIGN, 2008,
  • [33] Deflection aware congestion control mechanism for bufferless on-chip networks
    Fang, Juan
    Yao, Zhicheng
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2015, 27 (03): : 542 - 547
  • [34] Error-Control Coding and Packet Processing for Broadband Relay Satellite Networks with Optical and Microwave Links
    Friedrichs, Bernd
    Wertz, Philipp
    2012 6TH ADVANCED SATELLITE MULTIMEDIA SYSTEMS CONFERENCE (ASMS) AND 12TH SIGNAL PROCESSING FOR SPACE COMMUNICATIONS WORKSHOP (SPSC), 2012, : 101 - 110
  • [35] Error-Control Truncated SVD Technique for In-Network Data Compression in Wireless Sensor Networks
    Alam, Md Khorshed
    Abd Aziz, Azrina
    Abd Latif, Suhaimi
    Abd Aziz, Azniza
    IEEE ACCESS, 2021, 9 : 13829 - 13844
  • [36] Comparison of error-control schemes for high-rate communication over short DSL loops affected by impulsive noise
    Neckebroek, Julie
    Moeneclaey, Marc
    Guenach, Mamoun
    Timmers, Michael
    Maes, Jochen
    2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2013, : 4014 - +
  • [37] ERROR CONTROL IN DIGITAL SATELLITE NETWORKS USING RETRANSMISSION SCHEMES
    SASTRY, ARK
    COMPUTER COMMUNICATIONS, 1982, 5 (01) : 23 - 29
  • [38] Energy-Performance Modeling and Optimization of Parallel Computing in On-Chip Networks
    Zhang, Shuai
    Liu, Zhiyong
    Fan, Dongrui
    Song, Fonglong
    Zhang, Mingzhe
    2013 12TH IEEE INTERNATIONAL CONFERENCE ON TRUST, SECURITY AND PRIVACY IN COMPUTING AND COMMUNICATIONS (TRUSTCOM 2013), 2013, : 879 - 886
  • [39] SILENT: Serialized low energy transmission coding for on-chip interconnection networks
    Lee, K
    Lee, SJ
    Yoo, HJ
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 448 - 451
  • [40] An energy consumption characterization of on-chip interconnection networks for tiled CMP architectures
    Flores, Antonio
    Aragon, Juan L.
    Acacio, Manuel E.
    JOURNAL OF SUPERCOMPUTING, 2008, 45 (03): : 341 - 364