Chip-level charged-device modeling and simulation in CMOS integrated circuits

被引:16
|
作者
Lee, J
Kim, KW
Huh, Y
Bendix, P
Kang, SM
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] SiPackets Inc, Santa Clara, CA 95054 USA
[3] LSI Log Corp, Milpitas, CA 95035 USA
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
extraction; modeling; reliability; simulation;
D O I
10.1109/TCAD.2002.805720
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Electrostatic discharge (ESD) accounts for over 30% of chip failure occurred during chip manufacturing. Inadvertent touching by human body or contact with assembler tray can lead to such ESD failures. The most dominant ESD model is the charged-device model (CDM) wherein energy-destructive failure is incorporated resulting from rapid inflow, or outflow, of high current. Conventional modeling and simulations of the CDM are engineered to describe the behavior of ESD protection circuits, hence have a limitation to account for chip-level charge transfer. This paper presents a new methodology to simulate CDM behavior at chip level. A hierarchical approach associated with a CDM macromodel is developed to model, a full-chip structure comprised of several functional subsystems and multiple power supplies. A CDM macromodel represents a charge-driven behavior in a subsystem boundary. A CDM macromodel includes a set of parasitic elements and active devices. While the lumped elements represent the CDM sources and their distributions, active devices are related to the CDM charge transfer. Full-chip CDM simulation provides the analysis of chip-level discharge paths and failure mechanisms, especially focusing on the gate oxide reliability. The proposed method can easily be applied to the CDM failure analysis of any product ICs in the early design stage. As an example, simulation results of a mixed-signal application-specific integrated circuit processed in a 0.25-mum CMOS technology show high correlation with the measurement data. A scanning electron microscope shows gate oxide failures as our analysis predicted.
引用
收藏
页码:67 / 81
页数:15
相关论文
共 50 条
  • [21] Implementation of Chip-Level EMC Strategies in 0.18 μm CMOS Technology
    Chang, Yin-Cheng
    Wang, Ping-Yi
    Hsu, Shawn S. H.
    Yen, Mao-Hsu
    Chang, Yen-Tang
    Dong, Jian-Li
    Lin, Ta-Yeh
    Chang, Da-Chiang
    2017 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2017, : 390 - 392
  • [22] A chip-level Integrated Optical Spectrometer Based on Pit Interferometers
    Yang, Tao
    Chen, Yuchao
    Li, Xing'ao
    Huang, Wei
    Wang, Qianjin
    Zhu, Yongyuan
    Ho, Hopui
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [23] New modeling approach of on-chip interconnects for RF integrated circuits in CMOS technology
    Ymeri, H
    Nauwelaers, B
    Maex, K
    De Roest, D
    MICROELECTRONICS INTERNATIONAL, 2003, 20 (03) : 41 - 44
  • [24] Development of a Chip-Level Ultimate Security Device Using Reactive Composites
    Sevely, Florent
    Wu, Tao
    Pelloquin, Sylvain
    Seguier, Lionel
    Mesnilgrente, Fabien
    Rossi, Carole
    20TH INTERNATIONAL CONFERENCE ON MICRO AND NANOTECHNOLOGY FOR POWER GENERATION AND ENERGY CONVERSION APPLICATIONS (POWERMEMS 2021), 2021, : 204 - 207
  • [25] Chip-level ESD simulation for fail detection and design guidance
    Drüen, S
    Streibl, M
    Zängl, F
    Schneider, J
    Glaser, U
    Esmark, K
    Stadler, W
    Gossner, H
    Schmitt-Landsiedel, D
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 603 - 604
  • [26] Chip-level Modeling and Analysis of Electrical Masking of Soft Errors
    Kiamehr, Saman
    Ebrahimi, Mojtaba
    Firouzi, Farshad
    Tahoori, Mehdi B.
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [27] A chip-level electrothermal simulator for temperature profile estimation of CMOS VLSI chips
    Cheng, YK
    Teng, CC
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 580 - 583
  • [28] Simulation of on-chip interconnection effects in CMOS circuits
    Piwowarska, E
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2001, : 246 - 249
  • [29] Versatile Chip-level Integrated Test Vehicle for Dynamic Thermal Evaluation
    Parameswaran, Suresh
    Balakrishnan, Saravanan
    Ang, Boon
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2018, : 122 - 127
  • [30] CHIP LEVEL MODELING AND SIMULATION
    ARMSTRONG, JR
    SIMULATION, 1983, 41 (04) : 141 - 148