Chip-level charged-device modeling and simulation in CMOS integrated circuits

被引:16
|
作者
Lee, J
Kim, KW
Huh, Y
Bendix, P
Kang, SM
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] SiPackets Inc, Santa Clara, CA 95054 USA
[3] LSI Log Corp, Milpitas, CA 95035 USA
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
extraction; modeling; reliability; simulation;
D O I
10.1109/TCAD.2002.805720
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Electrostatic discharge (ESD) accounts for over 30% of chip failure occurred during chip manufacturing. Inadvertent touching by human body or contact with assembler tray can lead to such ESD failures. The most dominant ESD model is the charged-device model (CDM) wherein energy-destructive failure is incorporated resulting from rapid inflow, or outflow, of high current. Conventional modeling and simulations of the CDM are engineered to describe the behavior of ESD protection circuits, hence have a limitation to account for chip-level charge transfer. This paper presents a new methodology to simulate CDM behavior at chip level. A hierarchical approach associated with a CDM macromodel is developed to model, a full-chip structure comprised of several functional subsystems and multiple power supplies. A CDM macromodel represents a charge-driven behavior in a subsystem boundary. A CDM macromodel includes a set of parasitic elements and active devices. While the lumped elements represent the CDM sources and their distributions, active devices are related to the CDM charge transfer. Full-chip CDM simulation provides the analysis of chip-level discharge paths and failure mechanisms, especially focusing on the gate oxide reliability. The proposed method can easily be applied to the CDM failure analysis of any product ICs in the early design stage. As an example, simulation results of a mixed-signal application-specific integrated circuit processed in a 0.25-mum CMOS technology show high correlation with the measurement data. A scanning electron microscope shows gate oxide failures as our analysis predicted.
引用
收藏
页码:67 / 81
页数:15
相关论文
共 50 条
  • [11] Modeling and Simulation of Substrate Noise in Integrated RF CMOS Circuits
    Lin, L.
    Xiong, J.
    Mathis, W.
    ADVANCES IN RADIO SCIENCE, 2009, 7 : 163 - 168
  • [12] High-performance integrated chip-level thermoelectric device for power generation and microflow detection
    Liu, Zekun
    Zhang, Shuai
    Wu, Zhenhua
    Mu, Erzhen
    Wei, Hong
    Liu, Yan
    Shi, Huilie
    Hu, Zhiyu
    NANO ENERGY, 2023, 114
  • [13] Coupling structure for enabling both wafer- and chip-level characterization of silicon photonic integrated circuits
    Eissa, Moataz
    Sasaki, Ryuya
    Horikawa, Tsuyoshi
    Amemiya, Tomohiro
    Nishiyama, Nobuhiko
    2024 IEEE SILICON PHOTONICS CONFERENCE, SIPHOTONICS, 2024,
  • [14] Integrating Chip-level Microfluidics Cooling into System Level Design of Digital Circuits
    Bognar, Gy.
    Takacs, G.
    Pohl, L.
    Jani, L.
    Timar, A.
    Horvath, P.
    Nemeth, M.
    Poppe, A.
    Szabo, P. G.
    2017 THIRTY-THIRD ANNUAL SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM (SEMI-THERM), 2017, : 77 - 87
  • [15] On-chip sampling in CMOS integrated circuits
    Delmas-Bendhia, S
    Caignet, F
    Sicard, E
    Roca, M
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 1999, 41 (04) : 403 - 406
  • [16] Gate-level power and current simulation of CMOS integrated circuits
    Bogliolo, A
    Benini, L
    DeMicheli, G
    Ricco, B
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 473 - 488
  • [17] Gate-level current waveform simulation of CMOS integrated circuits
    Bogliolo, A
    Benini, L
    DeMicheli, G
    Ricco, B
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 109 - 112
  • [18] CMOS DEVICE MODELING FOR SUBTHRESHOLD CIRCUITS
    GODFREY, MD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (08): : 532 - 539
  • [19] FAULT MODELING AND LOGIC SIMULATION OF CMOS AND MOS INTEGRATED-CIRCUITS
    WADSACK, RL
    BELL SYSTEM TECHNICAL JOURNAL, 1978, 57 (05): : 1449 - 1474
  • [20] Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS
    Gielen, Georges
    Maricau, Elie
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 326 - 331