A 6-bit 220-MS/s Time-Interleaving SAR ADC in 0.18-μm Digital CMOS Process

被引:8
|
作者
Liu, Chun-Cheng [1 ]
Huang, Yi-Ting [1 ]
Huang, Guan-Ying [1 ]
Chang, Soon-Jyh [1 ]
Huang, Chung-Ming [2 ]
Huang, Chih-Haur [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, 1 Univ Rd, Tainan 70101, Taiwan
[2] Himax Technol Inc, Tainan, Taiwan
关键词
D O I
10.1109/VDAT.2009.5158133
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports a 6-bit 220-MS/s time-interleaving successive approximation register analog-to-digital converter (SAR ADC) for low-power low-cost CMOS integrated systems. The major concept of the design is based on the proposed set-and-down capacitor switching method in the DAC capacitor array. Compared to the conventional switching method, the average switching energy is reduced about 81%. At 220-MS/s sampling rate, the measured SNDR and SFDR are 32.62 dB and 48.96 dB respectively. The resultant ENOB is 5.13 bits. The total power consumption is 6.8 mW. Fabricated in TSMC 0.18-mu m 1P5M Digital CMOS technology, the ADC only occupies 0.032 mm(2) active area.
引用
收藏
页码:215 / +
页数:2
相关论文
共 50 条
  • [1] A 10-Bit 5 MS/s VCO-SAR ADC in 0.18-μm CMOS
    Xie, Yi
    Liang, Yuhua
    Liu, Maliang
    Liu, Shubin
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 26 - 30
  • [2] A 'digital' 6-bit ADC in 0.25μm CMOS
    Donovan, C
    Flynn, MP
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 145 - 148
  • [3] A 2-Gsps 6-bit flash analog-to-digital converter in 0.18-μm CMOS process
    Liu H.
    Meng Q.
    Wang Z.
    Gaojishu Tongxin/Chinese High Technology Letters, 2010, 20 (02): : 180 - 184
  • [4] A 10-bit 100-MS/s 5.23-mW SAR ADC in 0.18-μm CMOS
    Ma, Rui
    Wang, Lisha
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2018, 78 : 63 - 72
  • [5] A Low Power 6-bit Current-steering DAC in 0.18-μm CMOS Process
    Chakir, Mostafa
    Akhamal, Hicham
    Qjidaa, Hassan
    2015 INTELLIGENT SYSTEMS AND COMPUTER VISION (ISCV), 2015,
  • [6] A 5-bit 400-MS/s time domain flash ADC in 0.18-μm CMOS
    Lin, Yu-Chuan
    Tsao, Hen-Wai
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (02) : 369 - 378
  • [7] A 5-bit 400-MS/s time domain flash ADC in 0.18-μm CMOS
    Yu-Chuan Lin
    Hen-Wai Tsao
    Analog Integrated Circuits and Signal Processing, 2020, 102 : 369 - 378
  • [8] A "digital" 6-bit ADC in 0.25-μm CMOS
    Donovan, C
    Flynn, MP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) : 432 - 437
  • [9] A 6-Bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 80 - 92
  • [10] A 6-Bit 800MS/s Flash ADC in 0.35μm CMOS
    Ghasemzadeh, Mehdi
    Soltani, Arefeh
    Akbari, Amin
    Hadidi, Khayrollah
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 234 - 238