Novel strategy for wafer induced shift (WIS)

被引:3
|
作者
Sentoku, K [1 ]
Matsumoto, T [1 ]
Ina, H [1 ]
机构
[1] Canon Inc, Nanotechnol & Adv Syst Res Labs, Utsunomiya, Tochigi 3213298, Japan
来源
关键词
D O I
10.1117/12.474477
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Alignment error that originates in the actual wafer process is one of the factors that deteriorates total overlay accuracy. This error is known as wafer induced shift (WIS). WIS occurs through a change of alignment mark topography during the actual wafer processing. To reduce this error, we propose a tool that will simulate an alignment offset generated by WIS. We have called this tool the Alignment Offset Analyzer. The Alignment Offset Analyzer consists of a profiler for measuring the alignment mark topography and a simulator that simulates the alignment offset. By using the Alignment Offset Analyzer, we simulate the alignment signals from a Tungsten chemical mechanical polishing (CMP) wafer. The simulated alignment signals have an asymmetric shape due to the wafer processing. With these signals, the alignment offset caused by WIS can be estimated prior to the exposure sequence.
引用
收藏
页码:981 / 989
页数:9
相关论文
共 50 条
  • [11] Phase shift reflectometry for wafer inspection
    Peng, Kuang
    Cao, Yiping
    Li, Hongru
    Sun, Jianfei
    Bourgade, Thomas
    Asundi, Anand Krishna
    INTERNATIONAL CONFERENCE ON OPTICAL AND PHOTONIC ENGINEERING (ICOPEN 2015), 2015, 9524
  • [12] Leonardo Hincapie Giraldo, Yseut and Wis: a jungian reading of the feminine characters in The Novel of Wis and Ramin and in the novels of Tristan
    Giraldo, Leonardo Hincapie
    PERSPECTIVES MEDIEVALES-REVUE D'EPISTEMOLOGIE DES LANGUES ET LITTERATURES DU MOYEN AGE, 2016, (37):
  • [13] Characterization of wafer induced shift on overlay target using post etch artifact wafers
    Wong, AS
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XIV, 2000, 3998 : 749 - 755
  • [14] Process Emulation for Predicting Die Shift and Wafer Warpage in Wafer Reconstitution
    Yang, C. -Y.
    Liu, Y. -C.
    Chen, K. -S.
    Yang, T. -S.
    Wang, Y. -C.
    Lee, S. -S.
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 215 - 220
  • [15] A novel test strategy for fine pitch wafer-level packaged devices
    Jayabalan, Jayasanker
    Rotaru, Mihai Dragos
    Rao, Vempati Srinivasa
    Kripesh, Vaidyanathan
    Iyer, Mahadevan Krishna
    Tay, Andrew A. O.
    Ooi, Ban-Leong
    Leong, Mook-Seng
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (03): : 439 - 447
  • [16] A Novel Method to Predict Die Shift During Compression Molding in Embedded Wafer Level Package
    Khong, Chee Houe
    Kumar, Aditya
    Zhang, Xiaowu
    Sharma, Gaurav
    Vempati, Srinivasa Rao
    Vaidyanathan, Kripesh
    Lau, John Hon-Shing
    Kwong, Dim-Lee
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 535 - 541
  • [17] Novel design of WIS-free overlay measurement mark
    Yang, JS
    Lee, SB
    Oh, SC
    Huh, H
    Han, SB
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XIV, 2000, 3998 : 764 - 772
  • [18] Wafer Level Package Wafer Probing Shift Error-Proof Quality Control
    Jin, Morn
    He, Wenwen
    Qiao, John
    Chien, Wei-Ting Kary
    Zhao, Shirley
    2015 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL ENGINEERING AND ENGINEERING MANAGEMENT (IEEM), 2015, : 939 - 942
  • [19] Alignment mark optimization to reduce tool- and wafer-induced shift for XRA-1000
    Ina, Hideki
    Sentoku, Koichi
    Matsumoto, Takahiro
    Sumitani, Hiroaki
    Suita, Muneyoshi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1999, 38 (12 B): : 7065 - 7070
  • [20] Alignment mark optimization to reduce tool- and wafer-induced shift for XRA-1000
    Ina, H
    Sentoku, K
    Matsumoto, T
    Sumitani, H
    Suita, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (12B): : 7065 - 7070