Tellurium Nanowire Gate-All-Around MOSFETs for Sub-5 nm Applications

被引:34
|
作者
Yin, Yiheng [1 ]
Zhang, Zhaofu [3 ]
Zhong, Hongxia [2 ]
Shao, Chen [1 ]
Wan, Xuhao [1 ]
Zhang, Can [1 ]
Robertson, John [1 ,3 ]
Guo, Yuzheng [1 ]
机构
[1] Wuhan Univ, Sch Elect & Automat, Wuhan 430072, Hubei, Peoples R China
[2] Wuhan Univ, Sch Phys Sci & Technol, Wuhan 430072, Hubei, Peoples R China
[3] Univ Cambridge, Dept Engn, Cambridge CB2 1PZ, England
基金
中国国家自然科学基金; 英国工程与自然科学研究理事会;
关键词
Tellurium nanowire; gate-all-around MOSFETs; sub-5 nm FET; carrier mobility; quantum transport calculations; HIGH-PERFORMANCE; MOBILITY; TRANSISTOR; TRANSPORT; INSULATOR; GROWTH;
D O I
10.1021/acsami.0c18767
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The nanowire (NW) and gate-all-around (GAA) technologies are regarded as the ultimate solutions to sustain Moore's law benefitting from the exceptional gate control ability. Herein, we conduct a comprehensive ab initio quantum transportation calculation at different diameters (single trigonal-tellurium NW (1Te) and three trigonaltellrium NW (3Te)) sub-5 nm tellurium (Te) GAA NW metal-oxidesemiconductor field-effect transistors (MOSFETs). The results claim that the performance of 1Te FETs is superior to that of 3Te FETs. Encouragingly, the single Te (1Te) n-type MOSFET with 5 nm gate length achieves International Technology Roadmap for Semiconductors (ITRS) high-performance (HP) and low-dissipation (LP) goals simultaneously. Especially, the HP on-state current reaches 6479 mu A/mu m, 7 times higher than the goal (900 mu A/mu m). Moreover, the subthreshold swing of the n-type 1Te FETs even hits a thermionic limit of 60 mV/dec. In terms of the spin-orbit coupling effect, the drain currents of devices are further improved, particularly the p-type Te FETs can also achieve the ITRS HP goal. Hence, the GAA Te MOSFETs provide a feasible approach for state-of-the-art sub-5 nm device applications.
引用
收藏
页码:3387 / 3396
页数:10
相关论文
共 50 条
  • [1] SiX2 (X = S, Se) Nanowire Gate-All-Around MOSFETs for Sub-5 nm Applications
    Yan, Saichao
    Wang, Kang
    Guo, Zhixin
    Wu, Yu-Ning
    Chen, Shiyou
    [J]. NANO LETTERS, 2024, 24 (20) : 6158 - 6164
  • [2] Sub-5 nm Gate-All-Around InP Nanowire Transistors toward High-Performance Devices
    Xu, Linqiang
    Xu, Lianqiang
    Li, Qiuhui
    Fang, Shibo
    Li, Ying
    Guo, Ying
    Wang, Aili
    Quhe, Ruge
    Ang, Yee Sin
    Lu, Jing
    [J]. ACS APPLIED ELECTRONIC MATERIALS, 2023, 6 (01) : 426 - 434
  • [3] Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    [J]. MICROELECTRONICS JOURNAL, 2021, 116
  • [4] From gate-all-around to nanowire MOSFETs
    Colinge, Jean-Pierre
    [J]. CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 11 - 17
  • [5] Structure effects in the gate-all-around silicon nanowire MOSFETs
    Liang, Gengchiau
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 129 - 132
  • [6] Density scaling with gate-all-around silicon nanowire MOSFETs for the 10 nm node and beyond
    Bangsaruntip, S.
    Balakrishnan, K.
    Cheng, S. -L.
    Chang, J.
    Brink, M.
    Lauer, I.
    Bruce, R. L.
    Engelmann, S. U.
    Pyzyna, A.
    Cohen, G. M.
    Gignac, L. M.
    Breslin, C. M.
    Newbury, J. S.
    Klaus, D. P.
    Majumdar, A.
    Sleight, J. W.
    Guillorn, M. A.
    [J]. 2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [7] Accumulation-mode gate-all-around si nanowire nMOSFETs with sub-5 nm cross-section and high uniaxial tensile strain
    Najmzadeh, M.
    Bouvet, D.
    Grabinski, W.
    Sallese, J. -M.
    Ionescu, A. M.
    [J]. SOLID-STATE ELECTRONICS, 2012, 74 : 114 - 120
  • [8] Influence of Total Ionizing Dose on Sub-100 nm Gate-All-Around MOSFETs
    Moon, Joon-Bae
    Moon, Dong-Il
    Choi, Yang-Kyu
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (03) : 1420 - 1425
  • [9] Performance and Variability Studies of InGaAs Gate-all-Around Nanowire MOSFETs
    Conrad, Nathan
    Shin, SangHong
    Gu, Jiangjiang
    Si, Mengwei
    Wu, Heng
    Masuduzzaman, Muhammad
    Alam, Mohammad A.
    Ye, Peide D.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (04) : 489 - 496
  • [10] Design and optimization considerations for bulk gate-all-around nanowire MOSFETs
    Song, Yi
    Xu, Qiuxia
    Zhou, Huajie
    Cai, Xiaowu
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (10)