共 50 条
- [42] DC and AC performance analysis of 25 nm symmetric/asymmetric double-gate, back-gate and bulk CMOS International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 147 - 150
- [43] DC and AC performance analysis of 25 nm symmetric/asymmetric double-gate, back-gate and bulk CMOS 2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 147 - 150
- [44] Process integration technology and device characteristics of CMOS FinFET on bulk silicon substrate with sub-10 nm fin width and 20 nm gate length IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 739 - 742
- [45] Front-plane and Back-plane Bias Temperature Instability of 22 nm Gate-last FDSOI MOSFETs 2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
- [46] Comparison of RF performance between 20 nm-gate bulk and SOI FinFET 2014 37TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2014, : 45 - 50
- [47] Performance Analysis of Rectangular and Trapezoidal TG Bulk FinFETs for 20 nm Gate Length 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
- [48] Intermodulation Linearity in High-k/Metal Gate 28 nm RF CMOS Transistors ELECTRONICS, 2015, 4 (03): : 614 - 622