A comparative mismatch study of the 20 nm Gate-Last and 28 nm Gate-First bulk CMOS technologies

被引:5
|
作者
Rahhal, Lama [1 ,2 ]
Bajolet, Aurelie [1 ]
Manceau, Jean-Philippe [3 ]
Rosa, Julien [1 ]
Ricq, Stephane [1 ]
Lassere, Sebastien [3 ]
Ghibaudo, Gerard [2 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] Minatec INPG, IMEP LAHC, F-38016 Grenoble, France
[3] IBM Corp, F-38926 Crolles, France
关键词
V-t; beta; I-D; R-sd; Mismatch; 20 nm Gate-Last; 28 nm Gate-First; EOT (T-ox); STATISTICAL VARIABILITY; MOS-TRANSISTORS; MOSFETS; FLUCTUATIONS; CHANNEL; SIZE;
D O I
10.1016/j.sse.2014.12.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work the threshold voltage (V-t), the current gain factor (beta), and the drain current (I-D) mismatch trends for 20 nm Gate-Last bulk CMOS technology integrating High-k/metal gate are investigated. The reported results indicate that the high k/metal Gate-Last technology exhibits a reduced metal gate granularity contribution to the V-t mismatch and good performance in terms of the beta mismatch. This study further demonstrates that the I-D variability mainly depends on the mismatch trends of V-t and beta, and on the contributions of the transconductance divided by the drain current (G(m)/I-D) and the source drain series resistance (R-sd) terms. The 20 nm Gate-Last technology exhibits significant improvement in the V-t and beta mismatch performance as compared to the 28 nm Gate-First counterpart. The evolution of the V-t and beta mismatch parameters, iA(Delta vt) and iA(Delta beta I beta), is further analyzed as a function of the electrical oxide thickness EOT (T-ox) along the technology nodes from 90 nm to 20 nm. A clear trend towards a reduction of the y-axis intercept (i.e. offset) of the linear plot of iA(Delta vt) as a function of EOT is observed starting at the 28 nm Gate-First technology, with the offset approaching zero for the 20 nm Gate-Last technology node. This observation point out a considerable decrease of the gate material contribution to mismatch performances. (C) 2015 Published by Elsevier Ltd.
引用
收藏
页码:53 / 60
页数:8
相关论文
共 50 条
  • [41] Technology Dependency of TID Response for a Custom Bandgap Voltage Reference in 65 nm to 28 nm Bulk CMOS Technologies
    LIANG Bin
    WEN Yi
    CHEN Jianjun
    CHI Yaqing
    YAO Xiaohu
    ChineseJournalofElectronics, 2023, 32 (06) : 1286 - 1292
  • [42] DC and AC performance analysis of 25 nm symmetric/asymmetric double-gate, back-gate and bulk CMOS
    Ieong, MeiKei
    Wong, H.-S.Philip
    Taur, Yuan
    Oldiges, Phil
    Frank, David
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 147 - 150
  • [43] DC and AC performance analysis of 25 nm symmetric/asymmetric double-gate, back-gate and bulk CMOS
    Ieong, M
    Wong, HSP
    Taur, Y
    Oldiges, P
    Frank, D
    2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 147 - 150
  • [44] Process integration technology and device characteristics of CMOS FinFET on bulk silicon substrate with sub-10 nm fin width and 20 nm gate length
    Okano, K
    Izumida, T
    Kawasaki, H
    Kaneko, A
    Yagishita, A
    Kanemura, T
    Kondo, M
    Ito, S
    Aoki, N
    Miyano, K
    Ono, T
    Yahashi, K
    Iwade, K
    Kubota, T
    Matsushita, T
    Mizushima, I
    Inaba, S
    Ishimaru, K
    Suguro, K
    Eguchi, K
    Tsunashima, Y
    Ishiuchi, H
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 739 - 742
  • [45] Front-plane and Back-plane Bias Temperature Instability of 22 nm Gate-last FDSOI MOSFETs
    Wang, Yang
    Wang, Chen
    Chen, Tao
    Liu, Hao
    Kuo, Chinte
    Zhou, Ke
    Yin, Binfeng
    Chen, Lin
    Sun, Qing-Qing
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [46] Comparison of RF performance between 20 nm-gate bulk and SOI FinFET
    Krivec, S.
    Prgic, H.
    Poljak, M.
    Suligoj, T.
    2014 37TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2014, : 45 - 50
  • [47] Performance Analysis of Rectangular and Trapezoidal TG Bulk FinFETs for 20 nm Gate Length
    Gaurav, Ankit
    Gill, Sandeep S.
    Kaur, Navneet
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [48] Intermodulation Linearity in High-k/Metal Gate 28 nm RF CMOS Transistors
    Li, Zhen
    Niu, Guofu
    Liang, Qingqing
    Imura, Kimihiko
    ELECTRONICS, 2015, 4 (03): : 614 - 622
  • [49] Design optimization of gate-silicided ESD NMOSFETs in a 45 nm bulk CMOS technology
    Alvarez, David
    Chatty, Kiran
    Russ, Christian
    Abou-Khalil, Michel J.
    Li, Junjun
    Gauthier, Robert
    Esmark, Kai
    Halbach, Ralph
    Seguin, Christopher
    MICROELECTRONICS RELIABILITY, 2009, 49 (12) : 1417 - 1423
  • [50] Achieving low sub-0.6-nm EOT in gate-first n-MOSFET with TiLaO/CeO2 gate stack
    Cheng, C. H.
    Chou, K. I.
    Chin, Albert
    SOLID-STATE ELECTRONICS, 2013, 82 : 111 - 114