A comparative mismatch study of the 20 nm Gate-Last and 28 nm Gate-First bulk CMOS technologies

被引:5
|
作者
Rahhal, Lama [1 ,2 ]
Bajolet, Aurelie [1 ]
Manceau, Jean-Philippe [3 ]
Rosa, Julien [1 ]
Ricq, Stephane [1 ]
Lassere, Sebastien [3 ]
Ghibaudo, Gerard [2 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] Minatec INPG, IMEP LAHC, F-38016 Grenoble, France
[3] IBM Corp, F-38926 Crolles, France
关键词
V-t; beta; I-D; R-sd; Mismatch; 20 nm Gate-Last; 28 nm Gate-First; EOT (T-ox); STATISTICAL VARIABILITY; MOS-TRANSISTORS; MOSFETS; FLUCTUATIONS; CHANNEL; SIZE;
D O I
10.1016/j.sse.2014.12.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work the threshold voltage (V-t), the current gain factor (beta), and the drain current (I-D) mismatch trends for 20 nm Gate-Last bulk CMOS technology integrating High-k/metal gate are investigated. The reported results indicate that the high k/metal Gate-Last technology exhibits a reduced metal gate granularity contribution to the V-t mismatch and good performance in terms of the beta mismatch. This study further demonstrates that the I-D variability mainly depends on the mismatch trends of V-t and beta, and on the contributions of the transconductance divided by the drain current (G(m)/I-D) and the source drain series resistance (R-sd) terms. The 20 nm Gate-Last technology exhibits significant improvement in the V-t and beta mismatch performance as compared to the 28 nm Gate-First counterpart. The evolution of the V-t and beta mismatch parameters, iA(Delta vt) and iA(Delta beta I beta), is further analyzed as a function of the electrical oxide thickness EOT (T-ox) along the technology nodes from 90 nm to 20 nm. A clear trend towards a reduction of the y-axis intercept (i.e. offset) of the linear plot of iA(Delta vt) as a function of EOT is observed starting at the 28 nm Gate-First technology, with the offset approaching zero for the 20 nm Gate-Last technology node. This observation point out a considerable decrease of the gate material contribution to mismatch performances. (C) 2015 Published by Elsevier Ltd.
引用
收藏
页码:53 / 60
页数:8
相关论文
共 50 条
  • [31] Gate Engineering to Improve Effective Resistance of 28-nm High-k Metal Gate CMOS Devices
    Jeong, JinHyuk
    Lee, Ho
    Kang, DongHae
    Kim, SoYoung
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (01) : 259 - 264
  • [32] Influence of ultra-thin TiN thickness (1.4 nm and 2.4 nm) on positive bias temperature instability (PBTI) of high-k/metal gate nMOSFETs with gate-last process
    Qi Lu-Wei
    Yang Hong
    Ren Shang-Qing
    Xu Ye-Feng
    Luo Wei-Chun
    Xu Hao
    Wang Yan-Rong
    Tang Bo
    Wang Wen-Wu
    Yan Jiang
    Zhu Hui-Long
    Zhao Chao
    Chen Da-Peng
    Ye Tian-Chun
    CHINESE PHYSICS B, 2015, 24 (12)
  • [33] Influence of ultra-thin TiN thickness(1.4 nm and 2.4 nm) on positive bias temperature instability(PBTI)of high-k/metal gate nMOSFETs with gate-last process
    祁路伟
    杨红
    任尚清
    徐烨峰
    罗维春
    徐昊
    王艳蓉
    唐波
    王文武
    闫江
    朱慧珑
    赵超
    陈大鹏
    叶甜春
    Chinese Physics B, 2015, 24 (12) : 505 - 508
  • [34] Highly manufacturable advanced gate-stack technology for sub-45-nm self-aligned gate-first CMOSFETs
    Song, SC
    Zhang, ZB
    Huffman, C
    Sim, JH
    Bae, SH
    Kirsch, PD
    Majhi, P
    Choi, R
    Moumen, N
    Lee, YH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (05) : 979 - 989
  • [35] Gate leakage tolerant circuits in deep sub-100 nm CMOS technologies
    Yang, G
    Wang, ZD
    Kang, SM
    SMART MATERIALS AND STRUCTURES, 2006, 15 (01) : S21 - S28
  • [36] Gate leakage tolerant circuits in deep sub-100nm CMOS technologies
    Kang, SM
    Yang, G
    Wang, ZD
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 56 - 66
  • [37] Modelling of direct tunneling gate leakage current of floating-gate CMOS transistor in sub 100 nm technologies
    Zina Saheb
    Ezz I. El-Masry
    Analog Integrated Circuits and Signal Processing, 2015, 84 : 67 - 73
  • [38] Modelling of direct tunneling gate leakage current of floating-gate CMOS transistor in sub 100 nm technologies
    Saheb, Zina
    El-Masry, Ezz I.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (01) : 67 - 73
  • [39] Comparative Study of Parasitic Elements on RF FoM in 28 nm FD SOI and Bulk Technologies
    Esfeh, B. Kazemi
    Kilchytska, V.
    Planes, N.
    Haond, M.
    Flandre, D.
    Raskin, J. -P.
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [40] Technology Dependency of TID Response for a Custom Bandgap Voltage Reference in 65 nm to 28 nm Bulk CMOS Technologies
    Liang Bin
    Wen Yi
    Chen Jianjun
    Chi Yaqing
    Yao Xiaohu
    CHINESE JOURNAL OF ELECTRONICS, 2023, 32 (06) : 1286 - 1292