Highly manufacturable advanced gate-stack technology for sub-45-nm self-aligned gate-first CMOSFETs

被引:18
|
作者
Song, SC [1 ]
Zhang, ZB
Huffman, C
Sim, JH
Bae, SH
Kirsch, PD
Majhi, P
Choi, R
Moumen, N
Lee, YH
机构
[1] SEMATECH, Texas Instruments Inc, Austin, TX 78741 USA
[2] SEMATECH, IBM, Austin, TX 78741 USA
关键词
boron diffusion; charge trapping; CMOSFET; dual metal gate; electron mobility; equivalent oxide thickness (EOT); gate first; hafnium; HfO2; Hf-silicate; high-kappa; metal gate; NH3; TiN;
D O I
10.1109/TED.2006.872700
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Issues surrounding the integration of Hf-based high-kappa. dielectrics with metal gates in a conventional CMOS flow are discussed. The careful choice of a gate-stack process as well as optimization of other CMOS process steps enable robust metal/high-kappa. CMOSFETs with wide process latitude. HfO2 of a 2-nm physical thickness shows a very minimal transient charge trapping resulting from kinetically suppressed crystallization. Thickness of metal electrode is also a critical factor to optimize physical-stress effects and minimize dopant diffusion. A high-temperature anneal after source/drain implantation in a conventional CMOSFET process is found to reduce the interface state density and improve the electron mobility. Even though MOSFET process using single midgap metal gate addresses fundamental issues related to implementing metal/high-kappa stack, integrating two different metals on the same wafer (i.e., dual metal gate) poses several additional challenges, such as metal gate separation between n- and pMOS and gate-stack dry etch. We demonstrate that a dual metal gate CMOSFET yields high-performance devices even with a conventional gate-first approach if an appropriate metal separation between band-edge metal for nMOS and pMOS is incorporated. Optimization of dry-etch process enables gentle and complete removal of two different metal gate stacks on ultrathin high-kappa, layer.
引用
收藏
页码:979 / 989
页数:11
相关论文
共 29 条
  • [1] Gate-first n-MOSFET with a sub-0.6-nm EOT gate stack
    Cheng, C. H.
    Chou, K. I.
    Chin, A.
    MICROELECTRONIC ENGINEERING, 2013, 109 : 35 - 38
  • [2] Gate-first high-k/metal gate stack for advanced CMOS technology
    Nara, Y.
    Mise, N.
    Kadoshima, M.
    Morooka, T.
    Kamiyama, S.
    Matsuki, T.
    Sato, M.
    Ono, T.
    Aoyama, T.
    Eimori, T.
    Ohji, Y.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1241 - 1243
  • [3] Gate Length Variation Effect on Performance of Gate-First Self-Aligned In0.53Ga0.47As MOSFET
    Wee, Mohd F. Mohd Razip
    Dehzangi, Arash
    Bollaert, Sylvain
    Wichmann, Nicolas
    Majlis, Burhanuddin Y.
    PLOS ONE, 2013, 8 (12):
  • [4] Gate-stack engineering for self-aligned Ge-gate/SiO2/SiGe-channel Insta-MOS devices
    Lai, Wei-Ting
    Yang, Kuo-Ching
    Liao, Po-Hsiang
    George, Thomas
    Li, Pei-Wen
    2015 SILICON NANOELECTRONICS WORKSHOP (SNW), 2015,
  • [5] Plasma PH3-Passivated High Mobility Inversion InGaAs MOSFET Fabricated with Self-Aligned Gate-First Process and HfO2/TaN Gate Stack
    Lin, Jianqiang
    Lee, Sungjoo
    Oh, Hoon-Jung
    Yang, Weifeng
    Lo, G. Q.
    Kwong, D. L.
    Chi, D. Z.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 401 - +
  • [6] Achieving low sub-0.6-nm EOT in gate-first n-MOSFET with TiLaO/CeO2 gate stack
    Cheng, C. H.
    Chou, K. I.
    Chin, Albert
    SOLID-STATE ELECTRONICS, 2013, 82 : 111 - 114
  • [7] Self-Aligned Gate Contact (SAGC) for CMOS technology scaling beyond 7nm
    Xie, Ruilong
    Park, Chanro
    Conti, Richard
    Robison, Robert
    Zhou, Huimei
    Saraf, Isha
    Carr, Adra
    Fan, Susan Su Chen
    Ryan, Kevin
    Belyansky, Michael
    Pancharatnam, Shanti
    Young, Albert
    Wang, Junli
    Greene, Andrew
    Cheng, Kangguo
    Li, Juntao
    Conte, Richard
    Tang, Hao
    Choi, Kisik
    Amanapu, Hari
    Peethala, Brown
    Muthinti, Raja
    Raymond, Mark
    Prindle, Christopher
    Liang, Yong
    Tsai, Stan
    Kamineni, Vimal
    Labonte, Andre
    Cave, Nigel
    Gupta, Dinesh
    Basker, Veeraraghavan
    Loubet, Nicolas
    Guo, Dechao
    Haran, Bala
    Knorr, Andreas
    Bu, Huiming
    2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T148 - T149
  • [8] A thermally-stable sub-0.9nm EOT TaSix/HfSiON gate stack with high electron mobility, suitable for gate-first fabrication of hp45 LOP devices
    Inumiya, S
    Akasaka, Y
    Matsuki, T
    Ootsuka, F
    Torii, K
    Nara, Y
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 27 - 30
  • [9] Materials Technology Co-optimization of Self-Aligned Gate Contact for Advanced CMOS Technology Nodes
    Pal, A.
    Ferrell, J.
    Sachid, A.
    Bazizi, E. M.
    Cui, D.
    Wang, A.
    Cogorno, M.
    Bhatnagar, A.
    Ingle, N.
    Xu, Y.
    Lei, W.
    Lei, Y.
    Gelatos, A.
    Ha, T. H.
    Kashefizadeh, K.
    Seutter, S. M.
    Sato, T. E.
    Brown, B.
    Mikhaylichenko, K.
    Lee, C.
    Fung, N.
    Xu, W.
    Kawasaki, M.
    Luu, T.
    Wang, P.
    Colombeau, B.
    Alexander, B.
    Hwang, D.
    Natarajan, S.
    Ayyagari, B.
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [10] Structure design considerations of a sub-50 nm self-aligned double-gate MOSFET
    Yin, Huaxiang
    Xu, Qiuxia
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2002, 23 (12): : 1267 - 1274