Highly manufacturable advanced gate-stack technology for sub-45-nm self-aligned gate-first CMOSFETs

被引:18
|
作者
Song, SC [1 ]
Zhang, ZB
Huffman, C
Sim, JH
Bae, SH
Kirsch, PD
Majhi, P
Choi, R
Moumen, N
Lee, YH
机构
[1] SEMATECH, Texas Instruments Inc, Austin, TX 78741 USA
[2] SEMATECH, IBM, Austin, TX 78741 USA
关键词
boron diffusion; charge trapping; CMOSFET; dual metal gate; electron mobility; equivalent oxide thickness (EOT); gate first; hafnium; HfO2; Hf-silicate; high-kappa; metal gate; NH3; TiN;
D O I
10.1109/TED.2006.872700
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Issues surrounding the integration of Hf-based high-kappa. dielectrics with metal gates in a conventional CMOS flow are discussed. The careful choice of a gate-stack process as well as optimization of other CMOS process steps enable robust metal/high-kappa. CMOSFETs with wide process latitude. HfO2 of a 2-nm physical thickness shows a very minimal transient charge trapping resulting from kinetically suppressed crystallization. Thickness of metal electrode is also a critical factor to optimize physical-stress effects and minimize dopant diffusion. A high-temperature anneal after source/drain implantation in a conventional CMOSFET process is found to reduce the interface state density and improve the electron mobility. Even though MOSFET process using single midgap metal gate addresses fundamental issues related to implementing metal/high-kappa stack, integrating two different metals on the same wafer (i.e., dual metal gate) poses several additional challenges, such as metal gate separation between n- and pMOS and gate-stack dry etch. We demonstrate that a dual metal gate CMOSFET yields high-performance devices even with a conventional gate-first approach if an appropriate metal separation between band-edge metal for nMOS and pMOS is incorporated. Optimization of dry-etch process enables gentle and complete removal of two different metal gate stacks on ultrathin high-kappa, layer.
引用
收藏
页码:979 / 989
页数:11
相关论文
共 29 条
  • [21] 40nm Embedded Self-Aligned Split-Gate Flash Technology for High-Density Automotive Microcontrollers
    Luo, L. Q.
    Kong, Y. J.
    Deng, F. X.
    Qu, X.
    Teo, Z. Q.
    Liu, J. Q.
    Zhang, F.
    Cai, X. S.
    Tan, K. M.
    Lim, K. Y.
    Khoo, P.
    Yeo, P. Y.
    Nguyen, B. Y.
    Jung, S. M.
    Siah, S. Y.
    Shum, D., Sr.
    Pey, K. L.
    Shubhakar, K.
    Wang, C. M.
    Xing, J. C.
    Liu, G. Y.
    Diao, Y.
    Lin, G. M.
    Luo, F.
    Tee, L.
    Markov, V.
    Lemke, S. M.
    Ghazavi, P.
    Do, N.
    Tiwari, V.
    Liu, X., Sr.
    2017 IEEE 9TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2017, : 123 - 126
  • [22] Thermally Robust Phosphorous Nitride Interface Passivation for InGaAs Self-Aligned Gate-First n-MOSFET Integrated with High-k Dielectric
    Oh, H. J.
    Lin, J. Q.
    Suleiman, S. A. B.
    Lo, G. Q.
    Kwong, D. L.
    Chi, D. Z.
    Lee, S. J.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 312 - +
  • [23] A Scalable and Highly Manufacturable Single Metal Gate/High-k CMOS Integration for Sub-32nm Technology for LSTP Applications
    Park, C. S.
    Hussain, M. M.
    Huang, J.
    Park, C.
    Tateiwa, K.
    Young, C.
    Park, H. K.
    Cruz, M.
    Gilmer, D.
    Rader, K.
    Price, J.
    Lysaght, P.
    Heh, D.
    Bersuker, G.
    Kirsch, P. D.
    Tseng, H. -H.
    Jammy, R.
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 208 - +
  • [24] Low damage fully self-aligned replacement gate process for fabricating deep sub-100 nm gate length GaAs metal-oxide-semiconductor field-effect transistors
    Li, X.
    Bentley, S.
    McLelland, H.
    Holland, M. C.
    Zhou, H.
    Thoms, S.
    Macintyre, D. S.
    Thayne, I. G.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2010, 28 (06): : C6L1 - C6L5
  • [25] Self-Aligned Top-Gate Amorphous InGaZnO TFTs With Plasma Enhanced Chemical Vapor Deposited Sub-10 nm SiO2 Gate Dielectric for Low-Voltage Applications
    Zhang, Yuqing
    Yang, Huan
    Peng, Hao
    Cao, Yunkai
    Qin, Ludong
    Zhang, Shengdong
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (09) : 1459 - 1462
  • [26] Highly Reliable Flash Memory with Self-aligned Split-gate Cell Embedded into High Performance 65nm CMOS for Automotive & Smartcard Applications
    Shum, D.
    Power, J. R.
    Ullmann, R.
    Suryaputra, E.
    Ho, K.
    Hsiao, J.
    Tan, C. H.
    Langheinrich, W.
    Bukethal, C.
    Pissors, V.
    Tempel, G.
    Roehrich, M.
    Gratz, A.
    Iserhagen, A.
    Andersen, E. O.
    Paprotta, S.
    Dickenscheid, W.
    Strenz, R.
    Duschl, R.
    Kern, T.
    Hsieh, C. T.
    Huang, C. M.
    Ho, C. W.
    Kuo, H. H.
    Hung, C. W.
    Lin, Y. T.
    Tran, L. C.
    2012 4TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2012,
  • [27] Improved Air Spacer Co-Integrated with Self-Aligned Contact (SAC) and Contact Over Active Gate (COAG) for Highly Scaled CMOS Technology
    Cheng, Kangguo
    Park, Chanro
    Wu, Heng
    Li, Juntao
    Nguyen, Son
    Zhang, Jingyun
    Wang, Miaomiao
    Mehta, Sanjay
    Liu, Zuoguang
    Conti, Richard
    Loubet, Nicolas
    Frougier, Julien
    Greene, Andrew
    Yamashita, Tenko
    Haran, Bala
    Divakaruni, Rama
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [28] Process engineering to reduce self-aligned contact failure by reducing process-driven thermal stress on tungsten-dual poly gate stacks in sub-60 nm DRAM devices
    Sung, Min-Gyu
    Kim, Yong Soo
    Roh, Jae Sung
    Hong, Seunghun
    Kim, Heonho
    Hahn, Sung Hong
    MICROELECTRONIC ENGINEERING, 2012, 99 : 33 - 37
  • [29] A 10nm High Performance and Low-Power CMOS Technology Featuring 3rd Generation FinFET Transistors, Self-Aligned Quad Patterning, Contact over Active Gate and Cobalt Local Interconnects
    Auth, C.
    Aliyarukunju, A.
    Asoro, M.
    Bergstrom, D.
    Bhagwat, V.
    Birdsall, J.
    Bisnik, N.
    Buehler, M.
    Chikarmane, V.
    Ding, G.
    Fu, Q.
    Gomez, H.
    Han, W.
    Hanken, D.
    Haran, M.
    Hattendorf, M.
    Heussner, R.
    Hiramatsu, H.
    Ho, B.
    Jaloviar, S.
    Jin, I.
    Joshi, S.
    Kirby, S.
    Kosaraju, S.
    Kothari, H.
    Leatherman, G.
    Lee, K.
    Leib, J.
    Madhavan, A.
    Maria, K.
    Meyer, H.
    Mule, T.
    Parker, C.
    Parthasarathy, S.
    Pelto, C.
    Pipes, L.
    Post, I.
    Prince, M.
    Rahman, A.
    Rajamani, S.
    Saha, A.
    Santos, J. Dacuna
    Sharma, M.
    Sharma, V.
    Shin, J.
    Sinha, R.
    Smith, R.
    Sprinkle, M.
    St Amour, A.
    Staus, C.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,