Real Chip Performance Evaluation on Through Chip Interface IP for Renesas SOTB 65nm Process

被引:1
|
作者
Kayashima, Hideto [1 ]
Kojima, Takuya [1 ]
Okuhara, Hayate [1 ]
Shidei, Tsunaaki [1 ]
Amano, Hideharu [1 ]
机构
[1] Keio Univ, Kohoku Ku, 3-14-1 Hiyoshi, Yokohama, Kanagawa, Japan
关键词
Through Chip Interface; SOTB (Silicon On Thin Buried Oxide); Building Block Computing System;
D O I
10.1109/CANDARW.2019.00054
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The building block computing system can build various systems by connecting small-sized chips with inductive coupling wireless chip-to-chip connection TCI (Through Chip Interface). First, we have developed TCI IP by using the Renesas 65nm SOTB process and verified it with a simple TEG chip. Then several family chips have been developed with the IP; Geyser-TT (MIPS R3000 compatible processor), SNACC (neural network accelerator), CC-SOTB2 (improved CGRA), KVS (the accelerator for Key-Value-Store database), and SMTT (Shared Memory for Twin Tower). All of these chips worked alone without problems. However, when these chips were stacked to construct a system, problems were found on some combination of chips that TCI did not operate as designed. In order to investigate the cause of the trouble, we have developed a sophisticated tester chip called the TCI Tester. It provides three modes: RAW mode in which handshake lines can be directly controlled, CUBE mode in which the TCI Tester can write the data into the stacked target chips, and LOOP mode which allows continuous write and read operation for a long time working test. Through the evaluation by using a two-TCI Tester stacking system, the following appeared. (1) The maximum transfer frequency of the TCI IP is much lower than 50MHz which is the target value. Only 14MHz for the downward and 9MHz for the upward. (2) The performance of the upward transfer is lower than that of the downward. The poor upward data transfer performance comes from that the voltage drop on the power grid becomes large because of the location of the upward transmitter coil. We can improve it by increasing the number of power pads for the transmitter and enhancing the power grid. However, with the low transfer frequency, the TCI IP worked more than a day continuously.
引用
收藏
页码:269 / 274
页数:6
相关论文
共 50 条
  • [31] Crosstalk-Aware PWM-Based On-Chip Global Signaling in 65nm CMOS
    Seo, Jae-sun
    Sylvester, Dennis
    Blaauw, David
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 88 - 89
  • [32] Performance evaluation of N-well/P-sub photodiodes in 65nm CMOS process
    Ahmad, Waqas
    Tormanen, Markus
    Sjoland, Henrik
    2013 IEEE 6TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT), 2013, : 135 - 136
  • [33] Chip package interaction results & Modeling for 65nm CMOS BEOL with c4 interconnections
    Farooq, Mukta
    Melville, Ian
    Muzzy, Christopher
    McLaughlin, Paul V.
    Hannon, Robert
    Ferguson, Craig
    Dubuque, Rachel
    Sauter, Wolfgang
    Muncy, Jennifer
    Questad, David
    Carey, Charles
    Cullinan-Scholl, Mary
    McGahay, Vincent
    Angyal, Matthew
    Nye, Henry
    Lane, Michael
    Liu, Xiao Hu
    Shaw, Thomas
    Murray, Conal
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 631 - 637
  • [34] A Fully Integrated Single-chip 35GHz FMCW Radar Transceiver with High Bandwidth in 65nm CMOS Process
    Zhao, Chen
    Chen, Yuan
    Sheng, Xinyi
    Ding, Bowen
    Yuan, Shengyue
    Tian, Tong
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,
  • [35] A 400triV 059m. Lowpower CAM-based Pattern Matching System on 65nm SOTB Process
    Duc-Hung Lei
    Sugii, Nobuyuki
    Kamohara, Shiro
    Hong-Thu Nguyen
    Ishibashi, Koichiro
    Cong-Kha Pham
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [36] A Self-Regulated 588 MHz Buck Regulator with On-chip Passives and Circuit Stuffing in 65nm
    Fu, Wei
    Fayed, Ayman
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 338 - 341
  • [37] Overmolded flip chip packaging solution for large die FPGA with 65nm low-k dielectrics
    Yip, Laurene
    Chaware, Raghunandan
    2007 12TH INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES, AND INTERFACES, 2007, : 1 - 4
  • [38] Study of Total Ionizing Dose Effects in 65nm Digital Circuits with the DRAD Digital RADiation Test Chip
    Casas, L. M. Jara
    Ceresa, D.
    Kulis, S.
    Miryala, S.
    Christiansen, J.
    Francisco, R.
    Gnani, D.
    2017 17TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2017, : 443 - 448
  • [39] Design of a Low-power Fixed-point 16-bit Digital Signal Processor Using 65nm SOTB Process
    Duc-Hung Le
    Sugii, Nobuyuki
    Kamohara, Shiro
    Xuan-Thuan Nguyen
    Ishibashi, Koichiro
    Cong-Kha Pham
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [40] A Robust Histogram-Based Image Segmentation ASIC Design for System-on-Chip using 65nm Technology
    Salahat, Ehab
    Saleh, Hani
    Zitouni, M. Sami
    Sluzek, Andrzej S.
    Mohammad, Baker
    Al-Qutayri, Mahmoud
    Ismail, Mohammad
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, SIGNAL PROCESSING, AND THEIR APPLICATIONS (ICCSPA'15), 2015,