Configuration and debug of field programmable gate arrays using MATLAB®/SIMULINK®

被引:2
|
作者
Grout, I [1 ]
Ryan, J [1 ]
O'Shea, T [1 ]
机构
[1] Univ Limerick, Dept Elect & Comp Engn, Limerick, Ireland
来源
关键词
D O I
10.1088/1742-6596/15/1/041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasingly, the need to seamlessly link high-level behavioural descriptions of electronic hardware for modelling and simulation purposes to the final application hardware highlights the gap between the high-level behavioural descriptions of the required circuit functionality (considering here digital logic) in commonly used mathematical modelling tools, and the hardware description languages such as VHDL and Verilog-HDL. In this paper, the linking of a MATLAB (R) model for digital algorithm for implementation on a programmable logic device for design synthesis from the MATLAB (R) model into VHDL is discussed. This VHDL model is itself synthesised and downloaded to the target Field Programmable Gate Array, for normal operation and also for design debug purposes. To demonstrate this, a circuit architecture mapped from a SIMULINK (R) model is presented. The rationale is for a seamless interface between the initial algorithm development and the target hardware, enabling the hardware to be debugged and compared to the simulated model from a single interface for use with by a non-expert in the programmable logic and hardware description language use.
引用
收藏
页码:244 / 249
页数:6
相关论文
共 50 条
  • [11] Image synthesis acceleration using Field Programmable Gate Arrays
    Soldek, J
    [J]. TELSIKS '99: 4TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS IN MODERN SATELLITE, CABLE AND BROADCASTING SERVICES, PROCEEDINGS, VOLS 1 AND 2, 1999, : 177 - 181
  • [12] Efficient separable convolution using field programmable gate arrays
    Joginipelly, Arjun Kumar
    Charalampidis, Dimitrios
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2019, 71
  • [13] An approach for testing programmable/configurable field programmable gate arrays
    Huang, WK
    Lombardi, F
    [J]. 14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 450 - 455
  • [14] RSA acceleration with field programmable gate arrays
    Tiountchik, A
    Trichina, E
    [J]. INFORMATION SECURITY AND PRIVACY, 1999, 1587 : 164 - 176
  • [15] ANTIFUSE FIELD-PROGRAMMABLE GATE ARRAYS
    GREENE, J
    HAMDY, E
    BEAL, S
    [J]. PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1042 - 1056
  • [16] Image Processing on Field Programmable Gate Arrays
    Celik, Ali Recai
    [J]. 2015 23RD SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2015, : 1501 - 1504
  • [17] The future of field-programmable gate arrays
    Alfke, P
    [J]. PROCEEDINGS OF THE FIFTH WORKSHOP ON ELECTRONICS FOR LHC EXPERIMENTS, 1999, : 36 - 40
  • [18] Special section on field programmable gate arrays
    Cong, J
    Ebeling, C
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (02) : 186 - 187
  • [19] Reconfigurable processing with field programmable gate arrays
    Fawcett, BK
    Watson, J
    [J]. INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 293 - 302
  • [20] Programming Technologies for Field Programmable Gate Arrays
    Abbasi, Tanvir Ahmed
    Abbasi, Mohammad Usaid
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2010, 5 (1-2): : 129 - 143