A parallel approach solving the test generation problem for synchronous sequential circuits

被引:0
|
作者
Dahmen, HC [1 ]
Gläser, U [1 ]
Vierhaus, HT [1 ]
机构
[1] German Natl Res Ctr Informat Technol, Syst Design Inst, D-53754 Sankt Augustin, Germany
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Automatic test pattern generation yielding high fault coverage for CMOS circuits has received a wide attention in industry and academic for a long time. Since ATPG is an NP complete problem with complexity exponential to the number of circuit elements, the parallelization of ATPG is an attractive topic of research. In this paper we describe a parallel sequential ATPG approach which is either running on a standard network of UNIX workstations and also, without any changing of the source code, on one of the most powerful high performance parallel computers, the IBM SP2. The test pattern generation is performed in three phases, two for easy-to-detect faults, using fault parallelism with an adapting limit for the number of backtracks and a third phase for hard-ro-detect faults, using search tree parallelism. The main advantage over existing approaches is a dynamic solution for partitioning the fault list and the search tree resulting in a very small overhead for communication without the need of any broadcasts and an optimal load balancing without idle times for the test pattern generators.
引用
收藏
页码:549 / 556
页数:4
相关论文
共 50 条
  • [31] Diagnostic test pattern generation for sequential circuits
    Hartanto, I
    Boppana, V
    Patel, JH
    Fuchs, WK
    [J]. 15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 196 - 202
  • [32] FsmTest: Functional test generation for sequential circuits
    Buonanno, G
    Fummi, F
    Sciuto, D
    Lombardi, F
    [J]. INTEGRATION-THE VLSI JOURNAL, 1996, 20 (03) : 303 - 325
  • [33] TEST-GENERATION FOR SEQUENTIAL-CIRCUITS
    MA, HKT
    DEVADAS, S
    NEWTON, AR
    SANGIOVANNIVINCENTELLI, A
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (10) : 1081 - 1093
  • [34] A new method of test generation for sequential circuits
    Hou, Yanli
    Zhao, Chunhui
    Liao, Yanping
    [J]. 2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2181 - 2185
  • [35] ProperTEST: A portable parallel test generator for sequential circuits
    Univ of Iowa, Iowa City, United States
    [J]. IEEE Trans Comput Aided Des Integr Circuits Syst, 5 (555-569):
  • [36] ProperTEST: A portable parallel test generator for sequential circuits
    Ramkumar, B
    Banerjee, P
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (05) : 555 - 569
  • [37] Procedures for static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (06) : 596 - 607
  • [38] On n-detection test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. 15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 336 - 342
  • [39] TEST-GENERATION FOR SEQUENTIAL-CIRCUITS USING PARALLEL FAULT SIMULATION WITH RANDOM INPUTS
    TAKAMATSU, Y
    HIGASHI, I
    KODAMA, T
    [J]. SYSTEMS AND COMPUTERS IN JAPAN, 1995, 26 (10) : 24 - 34
  • [40] Properties of output sequences and their use in guiding property-based test generation for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 377 - 381