VLSI design and Comparative Analysis of Memory BIST controllers

被引:0
|
作者
Joseph, Elsa P. [1 ]
Antony, Rony P. [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
关键词
Memory Built In Self Test architecture; MARCH algorithms; Fault modeling; STUCK-AT; FAULTS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In modern SoCs, embedded memories occupy the largest part of the chip area and include an even larger amount of active devices. As memories are designed very dense to the limits of the technology they might be caused of failures. In addition, defect types are becoming more complex and diverse and may escape detection during testing. The memory test methods should evolve to cover these defects corresponding to the target fabrication process and memory design. Built-in Self-Test (BIST) technique is a promising method for different types of test problems. In the memory BIST (MBIST) technology, there is a dedicated BIST controller which is used to implement a specific memory test algorithm when the chip under test (CUT) is in test mode. Implementation and performance comparison of three types of memory BIST architectures were done in this paper. Out of these, two types of MBIST are common but poor performance. By considering the performance parameters in terms of area and speed, a new type has been introduced. The implememtations are carried out by using Verilog hardware description language and Xilinx ISE 8.2i.
引用
收藏
页码:272 / 276
页数:5
相关论文
共 50 条
  • [31] Design and analysis of robust controllers
    George, VI
    Kurian, CP
    2003 INTERNATIONAL CONFERENCE PHYSICS AND CONTROL, VOLS 1-4, PROCEEDINGS: VOL 1: PHYSICS AND CONTROL: GENERAL PROBLEMS AND APPLICATIONS; VOL 2: CONTROL OF OSCILLATIONS AND CHAOS; VOL 3: CONTROL OF MICROWORLD PROCESSES. NANO- AND FEMTOTECHNOLOGIES; VOL 4: NONLINEAR DYNAMICS AND CONTROL, 2003, : 1320 - 1325
  • [32] Area Overhead and Power Analysis of March Algorithms for Memory BIST
    Singh, Balwinder
    Khosla, Arun
    Narang, Sukhleen Bindra
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 930 - 936
  • [33] Memory BIST using ESP
    Du, XG
    Reddy, SM
    Ross, DE
    Cheng, WT
    Rayhawk, J
    22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 243 - 248
  • [34] An Effective Programmable Memory BIST for Embedded Memory
    Park, Youngkyu
    Park, Jaeseok
    Han, Taewoo
    Kang, Sungho
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (12): : 2508 - 2511
  • [35] A formal framework to design and prove trustworthy memory controllers
    Malaquias, Felipe Lisboa
    Asavoae, Mihail
    Brandner, Florian
    REAL-TIME SYSTEMS, 2023, 59 (04) : 664 - 704
  • [36] A formal framework to design and prove trustworthy memory controllers
    Felipe Lisboa Malaquias
    Mihail Asavoae
    Florian Brandner
    Real-Time Systems, 2023, 59 : 664 - 704
  • [37] Memory chip BIST architecture
    Savir, J
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 384 - 385
  • [38] A modular memory BIST for optimized memory repair
    Oehler, Philipp
    Bosio, Alberto
    Di Natale, Giorgio
    Hellebrand, Sybille
    14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 171 - +
  • [39] Digitally tuned analog VLSI controllers
    Wilamowski, BM
    Hung, JY
    Gottiparthy, R
    ISIE 2005: PROCEEDINGS OF THE IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS 2005, VOLS 1- 4, 2005, : 1185 - 1190
  • [40] On incorporation of BIST for the synthesis of easily and fully testable controllers
    Mitra, S
    Mohan, CR
    Chaudhuri, PP
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 547 - 562