VLSI design and Comparative Analysis of Memory BIST controllers

被引:0
|
作者
Joseph, Elsa P. [1 ]
Antony, Rony P. [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
关键词
Memory Built In Self Test architecture; MARCH algorithms; Fault modeling; STUCK-AT; FAULTS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In modern SoCs, embedded memories occupy the largest part of the chip area and include an even larger amount of active devices. As memories are designed very dense to the limits of the technology they might be caused of failures. In addition, defect types are becoming more complex and diverse and may escape detection during testing. The memory test methods should evolve to cover these defects corresponding to the target fabrication process and memory design. Built-in Self-Test (BIST) technique is a promising method for different types of test problems. In the memory BIST (MBIST) technology, there is a dedicated BIST controller which is used to implement a specific memory test algorithm when the chip under test (CUT) is in test mode. Implementation and performance comparison of three types of memory BIST architectures were done in this paper. Out of these, two types of MBIST are common but poor performance. By considering the performance parameters in terms of area and speed, a new type has been introduced. The implememtations are carried out by using Verilog hardware description language and Xilinx ISE 8.2i.
引用
收藏
页码:272 / 276
页数:5
相关论文
共 50 条
  • [21] Introduction to Design Considerations of DRAM Memory Controllers
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [22] RELIABLE VLSI SEQUENTIAL CONTROLLERS
    WHITAKER, SR
    MAKI, GK
    SHAMANNA, M
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (04) : 609 - 620
  • [23] A Programmable Memory BIST for Embedded Memory
    Hong, WonGi
    Choi, JungDai
    Chang, Hoon
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 634 - 637
  • [24] 数字VLSI电路测试技术-BIST方案
    高平
    成立
    王振宇
    祝俊
    史宜巧
    半导体技术, 2003, (09) : 29 - 32
  • [25] Design of Multivariable PID Controllers: A Comparative Study
    Memon, Shabeena
    Kalhoro, Arbab Nighat
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2021, 21 (09): : 11 - 18
  • [26] Design of Multivariable PID Controllers: A Comparative Study
    Memon, Shabeena
    Kalhoro, Arbab Nighat
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2021, 21 (08): : 212 - 218
  • [27] PRIORITY ALGORITHM BASED VLSI TESTING TECHNIQUE FOR BIST
    Ganesh, L. K. M.
    Pattanayak, Lopamudra
    Khare, Kavitha
    2013 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING TECHNOLOGIES (ICACT), 2013,
  • [28] VLSI implementation of memory design applied to median filter
    Palaniswamy, KJ
    Rizkalla, ME
    Sinha, AC
    El-Sharkawy, M
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 732 - 735
  • [29] A VLSI MEMORY MANAGEMENT CHIP - DESIGN CONSIDERATIONS AND EXPERIENCE
    GOKSEL, AK
    FIELDS, JA
    LAROCCA, FD
    LU, PM
    TROUTMAN, WW
    WONG, KN
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (03) : 325 - 328
  • [30] Integrating logic BIST in VLSI designs with embedded memories
    IBM Corp, Endicott, United States
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 157 - 164